SLLSE57E
April 2011 – March 2015
SN75DP130
PRODUCTION DATA.
1
Features
2
Applications
3
Description
4
Revision History
5
Description (continued)
6
Pin Configuration and Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Power Dissipation
7.6
Electrical Characteristics
7.7
Switching Characteristics
7.8
Typical Characteristics
8
Parameter Measurement Information
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Reset Signal
9.3.2
Hot Plug Detect and Cable Adapter Detect
9.3.3
AUX and DDC Configuration
9.3.4
Main Link Configuration
9.3.5
Link Training and DPCD
9.3.6
Equalization
9.3.7
Configurable Outputs
9.3.8
Squelch
9.4
Device Functional Modes
9.5
Programming
9.5.1
I2C Interface Overview
9.6
Register Maps
9.6.1
SN75DP130 Local I2C Control and Status Registers
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.2
Detailed Design Procedure
10.2.2.1
Logic I2C Interface
10.2.2.2
CAD Sink Over Ride
10.2.2.3
HPD Sink Over Ride
10.2.3
Application Curves
11
Power Supply Recommendations
11.1
SN75DP130 Power Sequencing
11.1.1
Power-Up Sequence:
11.1.2
Power-Down Sequence:
12
Layout
12.1
Layout Guidelines
12.1.1
Layer Stack
12.1.2
Differential Traces
12.2
Layout Example
13
Device and Documentation Support
13.1
Trademarks
13.2
Electrostatic Discharge Caution
13.3
Glossary
14
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RGZ|48
MPQF123F
Thermal pad, mechanical data (Package|Pins)
RGZ|48
QFND014T
Orderable Information
sllse57e_oa
sllse57e_pm
8 Parameter Measurement Information
Figure 10. Main Link Test Circuit
Figure 11. Main Link Skew Measurements
Figure 12. HPD Test Circuit
Figure 13. AUX Skew Measurement
Figure 14. AUX Delay Measurement