SLASF29A January 2022 – October 2024 TAA5242
PRODUCTION DATA
The device uses an integrated, low-jitter, phase-locked loop (PLL) to generate internal clocks required for the ADC modulators and digital filter engine, as well as other control blocks.
In target mode of operation, the device supports the various output data sample rates (of the FSYNC signal frequency) and the BCLK to FSYNC ratio to configure all clock dividers, including the PLL configuration, internally without host programming. Table 6-5 to Table 6-8 list the supported FSYNC and BCLK frequencies depending on the IOVDD Supply.
BCLK TO FSYNC RATIO | BCLK (MHz) | ||||||
---|---|---|---|---|---|---|---|
FSYNC (8kHz) |
FSYNC (16kHz) |
FSYNC (24kHz) |
FSYNC (32kHz) |
FSYNC (48kHz) |
FSYNC (96kHz) |
FSYNC (192kHz) | |
16 | Reserved | 0.256 | 0.384 | 0.512 | 0.768 | 1.536 | 3.072 |
24 | Reserved | 0.384 | 0.576 | 0.768 | 1.152 | 2.304 | 4.608 |
32 | 0.256 | 0.512 | 0.768 | 1.024 | 1.536 | 3.072 | 6.144 |
48 | 0.384 | 0.768 | 1.152 | 1.536 | 2.304 | 4.608 | 9.216 |
64 | 0.512 | 1.024 | 1.536 | 2.048 | 3.072 | 6.144 | 12.288 |
96 | 0.768 | 1.536 | 2.304 | 3.072 | 4.608 | 9.216 | 18.432 |
128 | 1.024 | 2.048 | 3.072 | 4.096 | 6.144 | 12.288 | 24.576 |
192 | 1.536 | 3.072 | 4.608 | 6.144 | 9.216 | 18.432 | Reserved |
256 | 2.048 | 4.096 | 6.144 | 8.192 | 12.288 | 24.576 | Reserved |
384 | 3.072 | 6.144 | 9.216 | 12.288 | 18.432 | Reserved | Reserved |
512 | 4.096 | 8.192 | 12.288 | 16.384 | 24.576 | Reserved | Reserved |
BCLK TO FSYNC RATIO | BCLK (MHz) | ||||||
---|---|---|---|---|---|---|---|
FSYNC (7.35kHz) | FSYNC (14.7kHz) | FSYNC (22.05kHz) | FSYNC (29.4kHz) | FSYNC (44.1kHz) | FSYNC (88.2kHz) | FSYNC (176.4kHz) | |
16 | Reserved | Reserved | 0.3528 | 0.4704 | 0.7056 | 1.4112 | 2.8224 |
24 | Reserved | 0.3528 | 0.5292 | 0.7056 | 1.0584 | 2.1168 | 4.2336 |
32 | Reserved | 0.4704 | 0.7056 | 0.9408 | 1.4112 | 2.8224 | 5.6448 |
48 | 0.3528 | 0.7056 | 1.0584 | 1.4112 | 2.1168 | 4.2336 | 8.4672 |
64 | 0.4704 | 0.9408 | 1.4112 | 1.8816 | 2.8224 | 5.6448 | 11.2896 |
96 | 0.7056 | 1.4112 | 2.1168 | 2.8224 | 4.2336 | 8.4672 | 16.9344 |
128 | 0.9408 | 1.8816 | 2.8224 | 3.7632 | 5.6448 | 11.2896 | 22.5792 |
192 | 1.4112 | 2.8224 | 4.2336 | 5.6448 | 8.4672 | 16.9344 | Reserved |
256 | 1.8816 | 3.7632 | 5.6448 | 7.5264 | 11.2896 | 22.5792 | Reserved |
384 | 2.8224 | 5.6448 | 8.4672 | 11.2896 | 16.9344 | Reserved | Reserved |
512 | 3.7632 | 7.5264 | 11.2896 | 15.0528 | 22.5792 | Reserved | Reserved |
BCLK TO FSYNC RATIO | BCLK (MHz) | ||||||
---|---|---|---|---|---|---|---|
FSYNC (8kHz) |
FSYNC (16kHz) |
FSYNC (24kHz) |
FSYNC (32kHz) |
FSYNC (48kHz) |
FSYNC (96kHz) |
FSYNC (192kHz) | |
16 | Reserved | 0.256 | 0.384 | 0.512 | 0.768 | 1.536 | 3.072 |
24 | Reserved | 0.384 | 0.576 | 0.768 | 1.152 | 2.304 | 4.608 |
32 | 0.256 | 0.512 | 0.768 | 1.024 | 1.536 | 3.072 | 6.144 |
48 | 0.384 | 0.768 | 1.152 | 1.536 | 2.304 | 4.608 | 9.216 |
64 | 0.512 | 1.024 | 1.536 | 2.048 | 3.072 | 6.144 | 12.288 |
96 | 0.768 | 1.536 | 2.304 | 3.072 | 4.608 | 9.216 | Reserved |
128 | 1.024 | 2.048 | 3.072 | 4.096 | 6.144 | 12.288 | Reserved |
192 | 1.536 | 3.072 | 4.608 | 6.144 | 9.216 | Reserved | Reserved |
256 | 2.048 | 4.096 | 6.144 | 8.192 | 12.288 | Reserved | Reserved |
384 | 3.072 | 6.144 | 9.216 | 12.288 | Reserved | Reserved | Reserved |
512 | 4.096 | 8.192 | 12.288 | Reserved | Reserved | Reserved | Reserved |
BCLK TO FSYNC RATIO | BCLK (MHz) | ||||||
---|---|---|---|---|---|---|---|
FSYNC (7.35kHz) | FSYNC (14.7kHz) | FSYNC (22.05kHz) | FSYNC (29.4kHz) | FSYNC (44.1kHz) | FSYNC (88.2kHz) | FSYNC (176.4kHz) | |
16 | Reserved | Reserved | 0.3528 | 0.4704 | 0.7056 | 1.4112 | 2.8224 |
24 | Reserved | 0.3528 | 0.5292 | 0.7056 | 1.0584 | 2.1168 | 4.2336 |
32 | Reserved | 0.4704 | 0.7056 | 0.9408 | 1.4112 | 2.8224 | 5.6448 |
48 | 0.3528 | 0.7056 | 1.0584 | 1.4112 | 2.1168 | 4.2336 | 8.4672 |
64 | 0.4704 | 0.9408 | 1.4112 | 1.8816 | 2.8224 | 5.6448 | 11.2896 |
96 | 0.7056 | 1.4112 | 2.1168 | 2.8224 | 4.2336 | 8.4672 | Reserved |
128 | 0.9408 | 1.8816 | 2.8224 | 3.7632 | 5.6448 | 11.2896 | Reserved |
192 | 1.4112 | 2.8224 | 4.2336 | 5.6448 | 8.4672 | Reserved | Reserved |
256 | 1.8816 | 3.7632 | 5.6448 | 7.5264 | 11.2896 | Reserved | Reserved |
384 | 2.8224 | 5.6448 | 8.4672 | 11.2896 | Reserved | Reserved | Reserved |
512 | 3.7632 | 7.5264 | 11.2896 | Reserved | Reserved | Reserved | Reserved |
MD2 | MD1 | SYSTEM CLOCK SELECTION (Valid for Controller Mode only) | ||
---|---|---|---|---|
FSYNC | BCLK TO FSYNC RATIO | |||
I2S MODE | TDM MODE | |||
Low | Low | CCLK/256 | 64 | 256 for FSYNC ≤ 48kHz, 128 for 48kHz < FSYNC ≤ 96kHz, and 64 for FSYNC > 96kHz |
Low | High | CCLK/128 | ||
High | Low | 96/88.2 kHz | 128 | |
High | High | 48/44.1 kHz | 256 |