SLASFC6 August 2024 TAS2120
ADVANCE INFORMATION
The IRQZ is an open drain output that asserts low during unmasked fault conditions and therefore must be pulled up with a resistor to IOVDD. An internal pull up resistor (18kΩ) is provided in the device and can be assessed by setting the IRQZ_PU register bit.
Any latched interrupt can be cleared by setting INT_CLR_LTCH bit high. This is self clearing bit and automatically gets updated to low once the interrupt is cleared. Interrupts can also be cleared by hardware shutdown by pulling the SDZ pin low, or by software reset using SW_RESET bit.
IRQZ_PIN_CFG[1:0] | Configuration |
---|---|
00 | Reserved |
01(default) | Interrupt generated on any unmasked latched interrupt |
10 | Reserved |
11 | Interrupt generated for 2 to 4 ms every 4 ms on any unmasked latched interrupt |
RETRY_WAIT_TIME | Configuration |
---|---|
0 (default) | Retry every 1.5sec |
1 | Retry every 100ms |