SLOSE86B july 2022 – july 2023 TAS2781
PRODUCTION DATA
For PVDDL supply below 3.4 V the power FETs can go into saturation at higher load currents which could result in device damage due to the FETs connected to PVDDH going into thermal runaway.
To prevent the damage the OCP limit is adjusted based on PVDDL level measured by the internal SAR ADC. The table below presents the PVDDL thresholds where the OCP will be adjusted automatically. Lower PVDDL level will correspond to lower OC limit setting.
PVDDL Range |
---|
PVDDL ≥ 3.4 V |
3.1 V ≤ PVDDL < 3.4 V |
2.9 V ≤ PVDDL < 3.1 V |
2.7 V ≤ PVDDL < 2.9 V |
The control of OC limit occurs in power modes where PVDDL is supplied externaly and the output is switching on PVDDH (PWR_MODE0, PWR_MODE1).