SLASEG6B May 2018 – June 2020 TAS3251
PRODUCTION DATA.
MIN | MAX | UNIT | ||
---|---|---|---|---|
fSCL | SCL clock frequency | 400 | kHz | |
tBUF | Bus free time between a STOP and START condition | 1.3 | µs | |
tLOW | Low period of the SCL clock | 1.3 | µs | |
tHI | High period of the SCL clock | 600 | ns | |
tRS-SU | Setup time for (repeated)START condition | 600 | ns | |
tRS-HD | Hold time for (repeated)START condition | 600 | ns | |
tD-SU | Data setup time | 100 | ns | |
tD-HD | Data hold time | 0 | 900 | ns |
tSCL-R | Rise time of SCL signal | 20 + 0.1CB | 300 | ns |
tSCL-R1 | Rise time of SCL signal after a repeated START condition and after an acknowledge bit | 20 + 0.1CB | 300 | ns |
tSCL-F | Fall time of SCL signal | 20 + 0.1CB | 300 | ns |
tSDA-R | Rise time of SDA signal | 20 + 0.1CB | 300 | ns |
tSDA-F | Fall time of SDA signal | 20 + 0.1CB | 300 | ns |
tP-SU | Setup time for STOP condition | 600 | ns | |
tSP | Pulse width of spike suppressed | 50 | ns |