SLASEG6B
May 2018 – June 2020
TAS3251
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Simplified Schematic
4
Revision History
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Amplifier Electrical Characteristics
7.6
DAC Electrical Characteristics
7.7
Audio Characteristics (BTL)
7.8
Audio Characteristics (PBTL)
7.9
MCLK Timing
7.10
Serial Audio Port Timing – Slave Mode
7.11
Serial Audio Port Timing – Master Mode
7.12
I2C Bus Timing –Standard
7.13
I2C Bus Timing –Fast
7.14
Timing Diagrams
7.15
Typical Characteristics
7.15.1
BTL Configuration
7.15.2
PBTL Configuration
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Power-on-Reset (POR) Function
8.3.2
Enable Device
8.3.3
DAC and DSP Clocking
8.3.3.1
Internal Clock Error Notification (CLKE)
8.3.4
Serial Audio Port
8.3.4.1
Clock Master Mode from Audio Rate Master Clock
8.3.4.2
Clock Slave Mode with 4-Wire Operation (SCLK, MCLK, LRCK/FS, SDIN)
8.3.4.3
Clock Slave Mode with SCLK PLL to Generate Internal Clocks (3-Wire PCM)
8.3.4.3.1
Clock Generation Using the PLL
8.3.4.3.2
PLL Calculation
8.3.4.3.2.1
Examples:
8.3.4.4
Serial Audio Port – Data Formats and Bit Depths
8.3.4.4.1
Data Formats and Master/Slave Modes of Operation
8.3.4.5
Input Signal Sensing (Power-Save Mode)
8.3.5
Volume Control
8.3.5.1
DAC Digital Gain Control
8.3.5.1.1
Emergency Volume Ramp Down
8.3.6
SDOUT Port and Hardware Control Pin
8.3.7
I2C Communication Port
8.3.7.1
Slave Address
8.3.7.2
Register Address Auto-Increment Mode
8.3.7.3
Packet Protocol
8.3.7.4
Write Register
8.3.7.5
Read Register
8.3.7.6
DSP Book, Page, and Register Update
8.3.7.6.1
Book and Page Change
8.3.7.6.2
Swap Flag
8.3.7.6.3
Example Use
8.3.8
Pop and Click Free Startup and Shutdown
8.3.9
Integrated Oscillator for Output Power Stage
8.3.9.1
Oscillator Synchronization and Slave Mode
8.3.10
Device Output Stage Protection System
8.3.10.1
Error Reporting
8.3.10.2
Overload and Short Circuit Current Protection
8.3.10.3
Signal Clipping and Pulse Injector
8.3.10.4
DC Speaker Protection
8.3.10.5
Pin-to-Pin Short Circuit Protection (PPSC)
8.3.10.6
Overtemperature Protection OTW and OTE
8.3.10.7
Undervoltage Protection (UVP) and Power-on Reset (POR)
8.3.10.8
Fault Handling
8.3.10.9
Output Power Stage Reset
8.3.11
Initialization, Startup and Shutdown
8.3.11.1
Power Up and Startup Sequence
8.3.11.2
Power Down and Shutdown Sequence
8.3.11.3
Device Mute
8.3.11.4
Device Unmute
8.3.11.5
Device Reset
8.3.11.6
Mute with DAC_MUTE or Clock Error
8.3.11.6.1
Mute using DAC_MUTE
8.3.11.7
Mute using Serial Audio Port Clock
8.3.11.8
Muting before an Unplanned Shutdown with DAC_MUTE
8.3.11.9
Output Power Stage Startup Timing
8.4
Device Functional Modes
8.4.1
Serial Audio Port Operating Modes
8.4.1.1
Master and Slave Mode Clocking for Digital Serial Audio Port
8.4.2
Communication Port Operating Modes
8.4.3
Speaker Amplifier Operating Modes
8.4.3.1
Stereo Mode
8.4.3.2
Mono Mode
8.5
Programming
8.5.1
Audio Processing Features
8.5.2
Processing Block Description
8.5.2.1
Input Scale and Mixer
8.5.2.1.1
Example
8.5.2.2
Sample Rate Converter
8.5.2.3
Parametric Equalizers (PEQ)
8.5.2.4
BQ Gain Scale
8.5.2.5
Dynamic Parametric Equalizer (DPEQ)
8.5.2.6
Two-Band Dynamic Range Control
8.5.2.7
Automatic Gain Limiter
8.5.2.7.1
Softening Filter Alpha (AEA)
8.5.2.7.2
Softening Filter Omega (AEO)
8.5.2.7.3
Attack Rate
8.5.2.7.4
Release Rate
8.5.2.7.5
Attack Threshold
8.5.2.8
Fine Volume
8.5.2.9
THD Boost
8.5.2.10
Level Meter
8.5.3
Other Processing Block Features
8.5.3.1
Number Format
8.5.3.1.1
Coefficient Format Conversion
8.5.4
Checksum
8.5.4.1
Cyclic Redundancy Check (CRC) Checksum
8.5.4.2
Exclusive or (XOR) Checksum
8.6
Register Maps
8.6.1
Registers - Page 0
8.6.1.1
Register 1 (0x01)
Table 32.
Register 1 (0x01) Field Descriptions
8.6.1.2
Register 2 (0x02)
Table 33.
Register 2 (0x02) Field Descriptions
8.6.1.3
Register 3 (0x03)
Table 34.
Register 3 (0x03) Field Descriptions
8.6.1.4
Register 4 (0x04)
Table 35.
Register 4 (0x04) Field Descriptions
8.6.1.5
Register 6 (0x06)
Table 36.
Register 6 (0x06) Field Descriptions
8.6.1.6
Register 7 (0x07)
Table 37.
Register 7 (0x07) Field Descriptions
8.6.1.7
Register 8 (0x08)
Table 38.
Register 8 (0x08) Field Descriptions
8.6.1.8
Register 9 (0x09)
Table 39.
Register 9 (0x09) Field Descriptions
8.6.1.9
Register 12 (0x0C)
Table 40.
Register 12 (0x0C) Field Descriptions
8.6.1.10
Register 13 (0x0D)
Table 41.
Register 13 (0x0D) Field Descriptions
8.6.1.11
Register 14 (0x0E)
Table 42.
Register 14 (0x0E) Field Descriptions
8.6.1.12
Register 15 (0x0F)
Table 43.
Register 15 (0x0F) Field Descriptions
8.6.1.13
Register 16 (0x10)
Table 44.
Register 16 (0x10) Field Descriptions
8.6.1.14
Register 17 (0x11)
Table 45.
Register 17 (0x11) Field Descriptions
8.6.1.15
Register 18 (0x12)
Table 46.
Register 18 (0x12) Field Descriptions
8.6.1.16
Register 20 (0x14)
Table 47.
Register 20 (0x14) Field Descriptions
8.6.1.17
Register 21 (0x15)
Table 48.
Register 21 (0x15) Field Descriptions
8.6.1.18
Register 22 (0x16)
Table 49.
Register 22 (0x16) Field Descriptions
8.6.1.19
Register 23 (0x17)
Table 50.
Register 23 (0x17) Field Descriptions
8.6.1.20
Register 24 (0x18)
Table 51.
Register 24 (0x18) Field Descriptions
8.6.1.21
Register 27 (0x1B)
Table 52.
Register 27 (0x1B) Field Descriptions
8.6.1.22
Register 28 (0x1C)
Table 53.
Register 28 (0x1C) Field Descriptions
8.6.1.23
Register 29 (0x1D)
Table 54.
Register 29 (0x1D) Field Descriptions
8.6.1.24
Register 30 (0x1E)
Table 55.
Register 30 (0x1E) Field Descriptions
8.6.1.25
Register 32 (0x20)
Table 56.
Register 32 (0x20) Field Descriptions
8.6.1.26
Register 33 (0x21)
Table 57.
Register 33 (0x21) Field Descriptions
8.6.1.27
Register 34 (0x22)
Table 58.
Register 34 (0x22) Field Descriptions
8.6.1.28
Register 37 (0x25)
Table 59.
Register 37 (0x25) Field Descriptions
8.6.1.29
Register 40 (0x28)
Table 60.
Register 40 (0x28) Field Descriptions
8.6.1.30
Register 41 (0x29)
Table 61.
Register 41 (0x29) Field Descriptions
8.6.1.31
Register 42 (0x2A)
Table 62.
Register 42 (0x2A) Field Descriptions
8.6.1.32
Register 43 (0x2B)
Table 63.
Register 43 (0x2B) Field Descriptions
8.6.1.33
Register 44 (0x2C)
Table 64.
Register 44 (0x2C) Field Descriptions
8.6.1.34
Register 59 (0x3B)
Table 65.
Register 59 (0x3B) Field Descriptions
8.6.1.35
Register 60 (0x3C)
Table 66.
Register 60 (0x3C) Field Descriptions
8.6.1.36
Register 61 (0x3D)
Table 67.
Register 61 (0x3D) Field Descriptions
8.6.1.37
Register 62 (0x3E)
Table 68.
Register 62 (0x3E) Field Descriptions
8.6.1.38
Register 63 (0x3F)
Table 69.
Register 63 (0x3F) Field Descriptions
8.6.1.39
Register 64 (0x40)
Table 70.
Register 64 (0x40) Field Descriptions
8.6.1.40
Register 65 (0x41)
Table 71.
Register 65 (0x41) Field Descriptions
8.6.1.41
Register 67 (0x43)
Table 72.
Register 67 (0x43) Field Descriptions
8.6.1.42
Register 68 (0x44)
Table 73.
Register 68 (0x44) Field Descriptions
8.6.1.43
Register 69 (0x45)
Table 74.
Register 69 (0x45) Field Descriptions
8.6.1.44
Register 70 (0x46)
Table 75.
Register 70 (0x46) Field Descriptions
8.6.1.45
Register 71 (0x47)
Table 76.
Register 71 (0x47) Field Descriptions
8.6.1.46
Register 72 (0x48)
Table 77.
Register 72 (0x48) Field Descriptions
8.6.1.47
Register 73 (0x49)
Table 78.
Register 73 (0x49) Field Descriptions
8.6.1.48
Register 74 (0x4A)
Table 79.
Register 74 (0x4A) Field Descriptions
8.6.1.49
Register 75 (0x4B)
Table 80.
Register 75 (0x4B) Field Descriptions
8.6.1.50
Register 76 (0x4C)
Table 81.
Register 76 (0x4C) Field Descriptions
8.6.1.51
Register 78 (0x4E)
Table 82.
Register 78 (0x4E) Field Descriptions
8.6.1.52
Register 79 (0x4F)
Table 83.
Register 79 (0x4F) Field Descriptions
8.6.1.53
Register 85 (0x55)
Table 84.
Register 85 (0x55) Register Field Descriptions
8.6.1.54
Register 86 (0x56)
Table 85.
Register 86 (0x56) Register Field Descriptions
8.6.1.55
Register 87 (0x57)
Table 86.
Register 87 (0x57) Field Descriptions
8.6.1.56
Register 88 (0x58)
Table 87.
Register 88 (0x58) Field Descriptions
8.6.1.57
Register 91 (0x5B)
Table 88.
Register 91 (0x5B) Field Descriptions
8.6.1.58
Register 92 (0x5C)
Table 89.
Register 92 (0x5C) Field Descriptions
8.6.1.59
Register 93 (0x5D)
Table 90.
Register 93 (0x5D) Field Descriptions
8.6.1.60
Register 94 (0x5E)
Table 91.
Register 94 (0x5E) Field Descriptions
8.6.1.61
Register 95 (0x5F)
Table 92.
Register 95 (0x5F) Field Descriptions
8.6.1.62
Register 108 (0x6C)
Table 93.
Register 108 (0x6C) Field Descriptions
8.6.1.63
Register 119 (0x77)
Table 94.
Register 119 (0x77) Field Descriptions
8.6.1.64
Register 120 (0x78)
Table 95.
Register 120 (0x78) Field Descriptions
8.6.2
Registers - Page 1
8.6.2.1
Register 1 (0x01)
Table 96.
Register 1 (0x01) Field Descriptions
8.6.2.2
Register 2 (0x02)
Table 97.
Register 2 (0x02) Field Descriptions
8.6.2.3
Register 6 (0x06)
Table 98.
Register 6 (0x06) Field Descriptions
8.6.2.4
Register 7 (0x07)
Table 99.
Register 7 (0x07) Field Descriptions
8.6.2.5
Register 9 (0x09)
Table 100.
Register 9 (0x09) Field Descriptions
9
Application and Implementation
9.1
Typical Applications
9.1.1
Stereo, Bridge Tied Load (BTL) Application
9.1.2
Mono, Parallel Bridge-Tied Load (PBTL) Application
9.1.2.1
Parallel Bridge-Tied Load (PBTL), Pre-Filter
9.1.2.2
Parallel Bridge-Tied Load, Post-Filter
9.1.3
Design Requirements
9.1.4
Detailed Design Procedure
9.1.4.1
Step One: Schematic and Layout Design
9.1.4.1.1
Decoupling Capacitor Recommendations
9.1.4.1.2
PVDD Capacitor Recommendations
9.1.4.1.3
BST Capacitors
9.1.4.1.4
Heatsink
9.1.4.2
Step Two: Configure the Fixed-Function Process Flow for Use with the Target System
9.1.4.3
Step Three: Software Integration
9.1.5
Two TAS3251 Device Configurations
9.1.5.1
2 x PBTL Application
9.1.5.2
2 x BTL + 1 x PBTL Application
9.1.6
Three or More TAS3251 Device Configurations
9.1.7
Application Curves
10
Power Supply Recommendations
10.1
Power Supplies
10.1.1
DAC_DVDD and DAC_AVDD Supplies
10.1.1.1
CPVSS, CN and CP Charge Pump
10.1.2
VDD Supply
10.1.3
GVDD_X Supply
10.1.4
PVDD Supply
10.1.5
BST Supply
11
Layout
11.1
Layout Guidelines
11.1.1
General Guidelines for TAS3251
11.1.2
Importance of PVDD Bypass Capacitor Placement
11.2
Layout Examples
11.2.1
Bridge-Tied Load (BTL) Layout Example
11.2.2
Parallel Bridge-Tied Load (PBTL), Pre-Filter
11.2.3
Parallel Bridge-Tied Load (PBTL), Post-Filter
12
Device and Documentation Support
12.1
Device Support
12.1.1
Device Nomenclature
12.1.2
Development Support
12.2
Receiving Notification of Documentation Updates
12.3
Community Resources
12.4
Trademarks
12.5
Electrostatic Discharge Caution
12.6
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
DKQ|56
MPDS378A
Thermal pad, mechanical data (Package|Pins)
DKQ|56
PPTD343
Orderable Information
slaseg6b_oa
11.2
Layout Examples