SLASEC1B March 2016 – May 2018 TAS5751M
PRODUCTION DATA.
ADR/FAULT is an input pin during power up. This pin can be programmed after RST to be an output by writing 1 to bit 0 of I²C register 0x05. In that mode, the ADR/FAULT pin has the definition shown in Table 2.
Any fault resulting in device shutdown is signaled by the ADR/FAULT pin going low (see Table 2). A latched version of this pin is available on D1 of register 0x02. This bit can be reset only by an I²C write.
ADR/FAULT | DESCRIPTION |
---|---|
0 | Overcurrent (OC) or undervoltage (UVP) error or overtemperature error (OTE) or overvoltage error |
1 | No faults (normal operation) |