SLASEC1B March 2016 – May 2018 TAS5751M
PRODUCTION DATA.
As shown in Figure 51, a single-byte data-write transfer begins with the master device transmitting a start condition followed by the I²C device address and the read/write bit. The read/write bit determines the direction of the data transfer. For a data-write transfer, the read/write bit is a 0. After receiving the correct I²C device address and the read/write bit, the DAP responds with an acknowledge bit. Next, the master transmits the address byte or bytes corresponding to the internal memory address being accessed. After receiving the address byte, the TAS5751M device again responds with an acknowledge bit. Next, the master device transmits the data byte to be written to the memory address being accessed. After receiving the data byte, the TAS5751M device again responds with an acknowledge bit. Finally, the master device transmits a stop condition to complete the single-byte data-write transfer.