SLLSFD1E January 2021 – March 2023 TCAN1043A-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|---|---|
Driver Characteristics | ||||||||
tpHR | Propagation delay time, high TXD to driver recessive | TCAN1043AT-Q1 Only | RL = 60 Ω, CL = 100 pF, RCM = open See Figure 7-4 |
30 | 80 | 140 | ns | |
tpLD | Propagation delay time, low TXD to driver dominant | RL = 60 Ω, CL = 100 pF, RCM = open See Figure 7-4 |
30 | 80 | 140 | ns | ||
tsk(p) | Pulse skew (|tpHR - tpLD|) | RL = 60 Ω, CL = 100 pF, RCM = open See Figure 7-4 |
8 | ns | ||||
tR | Differential output signal rise time | RL = 60 Ω, CL = 100 pF, RCM = open See Figure 7-4 |
50 | ns | ||||
tF | Differential output signal fall time | 50 | ns | |||||
tpHR | Propagation delay time, high TXD to driver recessive | TCAN1043A-Q1 variant only | RL = 60 Ω, CL = 100 pF, RCM = open See Figure 7-4 |
30 | 50 | 90 | ns | |
tpLD | Propagation delay time, low TXD to driver dominant | 30 | 50 | 90 | ns | |||
tsk(p) | Pulse skew (|tpHR - tpLD|) | 8 | ns | |||||
tR | Differential output signal rise time | 50 | ns | |||||
tF | Differential output signal fall time | 50 | ns | |||||
tTXDDTO | Dominant timeout | TXD = 0 V, RL = 60 Ω, CL = open See Figure 7-7 |
1.2 | 3.8 | ms | |||
Receiver Characteristics | ||||||||
tpRH | Propagation delay time, bus recessive input to high RXD | CL(RXD) = 15 pF See Figure 7-5 |
25 | 75 | 140 | ns | ||
tpDL | Propagation delay time, bus dominant input to RXD low output | 20 | 75 | 130 | ns | |||
tR | Output signal rise time (RXD) | 4 | ns | |||||
tF | Output signal fall time (RXD) | 4 | ns | |||||
tBUSDOM | Dominant time out | RL = 60 Ω, CL = open See Figure 7-5 |
1.4 | 3.8 | ms | |||
CAN FD Characteristics | ||||||||
tBIT(BUS)(1) | Bit time on CAN bus output pins with tBIT(TXD) = 500 ns | TCAN1043A-Q1 Only | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 pF ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
450 | 525 | ns | ||
Bit time on CAN bus output pins with tBIT(TXD) = 200 ns | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 pF ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
160 | 210 | ns | ||||
Bit time on CAN bus output pins with tBIT(TXD) = 125 ns(2) | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 pF ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
80 | 135 | ns | ||||
tBIT(BUS)(2) | Bit time on CAN bus output pins with tBIT(TXD) = 500 ns | TCAN1043AT-Q1 Only | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
450 | 530 | ns | ||
Bit time on CAN bus output pins with tBIT(TXD) = 200 ns | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
155 | 210 | ns | ||||
tBIT(RXD)(1) | Bit time on RXD output pins with tBIT(TXD) = 500 ns | TCAN1043A-Q1 Only | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 pF ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
410 | 540 | ns | ||
Bit time on RXD output pins with tBIT(TXD) = 200 ns | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 pF ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
130 | 210 | ns | ||||
Bit time on RXD output pins with tBIT(TXD) = 125 ns(2) | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 pF ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
60 | 135 | ns | ||||
tBIT(RXD)(2) | Bit time on RXD output pins with tBIT(TXD) = 500 ns | TCAN1043AT-Q1 Only | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
410 | 540 | ns | ||
Bit time on RXD output pins with tBIT(TXD) = 200 ns | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
120 | 220 | ns | ||||
ΔtREC(1) | Receiver timing symmetry with tBIT(TXD) = 500 ns | TCAN1043A-Q1 Only | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 pF ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
–50 | 20 | ns | ||
Receiver timing symmetry with tBIT(TXD) = 200 ns | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 pF ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
–45 | 10 | ns | ||||
Receiver timing symmetry with tBIT(TXD) = 125 ns(3) | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 pF ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
–25 | 10 | ns | ||||
ΔtREC(2) | Receiver timing symmetry with tBIT(TXD) = 500 ns | TCAN1043AT-Q1 Only | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
–50 | 20 | ns | ||
Receiver timing symmetry with tBIT(TXD) = 200 ns | TCAN1043AT-Q1 Only | RL = 60 Ω, CL1 = open, CL2 = 100 pF, CL(RXD) = 15 ΔtREC = tBIT(RXD) - tBIT(BUS) See Figure 7-6 |
–45 | 15 | ns |