SLLSFL8A July 2021 – December 2021 TCAN1046AV-Q1 , TCAN1048AV-Q1
PRODUCTION DATA
The CAN bus has two logical states during operation: recessive and dominant. See Figure 10-2 and Figure 10-3.
A dominant bus state occurs when the bus is driven differentially and corresponds to a logic low on the TXD1, TXD2, RXD1 and RXD2 pins. A recessive bus state occurs when the bus is biased to VCC/2 via the high-resistance internal input resistors (RIN) of the receiver and corresponds to a logic high on the TXD1, TXD2, RXD1 and RXD2 pins.
A dominant state overwrites the recessive state during arbitration. Multiple CAN nodes may be transmitting a dominant bit at the same time during arbitration, and in this case the differential voltage of the bus is greater than the differential voltage of a single driver.
The TCAN104xAV-Q1 transceiver implements a low-power standby (STB or nSTB) mode which enables a third bus state where the bus pins are weakly biased to ground via the high resistance internal resistors of the receiver. See Figure 10-2 and Figure 10-3.