SLLSF80B October 2019 – March 2022 TCAN1144-Q1 , TCAN1145-Q1 , TCAN1146-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
CAN TRANSCEIVER SWITCHING CHARACTERISTICS | ||||||
tpHR | Propagation delay time, high TXD to driver recessive | Typical conditions: RL = 60 Ω, CL = 100 pF, RCM = open; see Figure 9-4 | 50 | 85 | 110 | ns |
tpLD | Propagation delay time, low TXD to driver dominant | 35 | 85 | 110 | ns | |
tsk(p) | Pulse skew (|tpHR – tpLD|) | 30 | 40 | ns | ||
tR/F | Differential output signal rise time | 5 | 55 | 75 | ns | |
tpRH | Propagation delay time, bus recessive input to high RXD output | Typical conditions: CANL = 1.5 V, CANH = 3.5 V; see Figure 9-5 | 25 | 75 | 150 | ns |
tpDL | Propagation delay time, bus dominant input to low RXD output | 25 | 75 | 110 | ns | |
tLOOP | Loop Delay(1) | Typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF, 3.0 V ≤ VIO ≤ 5.5 V | 215 | ns | ||
Typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF, 1.72 V ≤ VIO < 3.0 V | 225 | ns | ||||
CAN FD BIT TIMING | ||||||
tBit(Bus)2M | Transmitted recessive bit width @ 2 Mbps | Typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF; see Figure 9-6 | 440 | 525 | ns | |
tBit(Bus)5M | Transmitted recessive bit width @ 5 Mbps | 160 | 205 | ns | ||
tBit(RXD)2M | Received recessive bit width @ 2 Mbps | Typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF; see Figure 9-6 | 410 | 540 | ns | |
tBit(RXD)5M | Received recessive bit width @ 5 Mbps | 130 | 210 | ns | ||
ΔtRec | Receiver Timing symmetry @ 2 Mbps, intended for use with bit rates above 1 Mbps up to 2 Mbps | Typical conditions: RL = 60 Ω, CL = 100 pF, CRXD = 15 pF | –60 | 5 | 35 | ns |
Receiver Timing symmetry @ 5 Mbps, intended for use with bit rates above 2 Mbps up to 5 Mbps | –45 | 10 | ns | |||
SPI SWITCHING CHARACTERISTICS | ||||||
fSCK | SCK, SPI clock frequency | Normal, standby, listen and failsafe modes | 4 | MHz | ||
Sleep mode: If VIO is present | 10 | kHz | ||||
tSCK | SCK, SPI clock period | Normal, standby, listen and failsafe modes; see Figure 9-11 | 250 | ns | ||
Sleep mode: If If VIO is present; See Figure 9-11 | 100 | µs | ||||
tRSCK | SCK rise time | See Figure 9-10 | 40 | ns | ||
tFSCK | SCK fall time | See Figure 9-10 | 40 | ns | ||
tSCKH | SCK, SPI clock high | Normal, standby, listen and failsafe modes; see Figure 9-11 | 125 | ns | ||
Sleep mode: If VIO is present; See Figure 9-11 | 500 | ns | ||||
tSCKL | SCK, SPI clock low | Normal, standby, listen and failsafe modes; see Figure 9-11 | 125 | ns | ||
Sleep mode: If VIO is present | 500 | ns | ||||
tCSS | Chip select setup time | See Figure 9-10 | 100 | ns | ||
tCSH | Chip select hold time | See Figure 9-10 | 100 | ns | ||
tCSD | Chip select disable time | See Figure 9-10 | 50 | ns | ||
tSISU | Data in setup time | Normal, standby, listen and failsafe modes; see Figure 9-10 | 50 | ns | ||
Sleep mode: If VIO is present; see Figure 9-10 | 200 | ns | ||||
tSIH | Data in hold time | Normal, standby, listen and failsafe modes; see Figure 9-10 | 50 | ns | ||
Sleep mode: If VIO is present; see Figure 9-10 | 200 | ns | ||||
tSOV | Data out valid | Normal, standby, listen and failsafe modes; see Figure 9-11 | 80 | ns | ||
Sleep mode: If VIO is present; see Figure 9-11 | 200 | ns | ||||
tRSO | Data out rise time | See Figure 9-11 | 40 | ns | ||
tFSO | Data out fall time | See Figure 9-11 | 40 | ns |