SLLSF80B October 2019 – March 2022 TCAN1144-Q1 , TCAN1145-Q1 , TCAN1146-Q1
PRODUCTION DATA
The TXD and RXD pins are input and output between the processor and the CAN physical layer transceiver. The digital logic input and output levels for these devices are TTL levels for compatibility with protocol controllers having 1.8 V, 3.3 V or 5 V logic or I/O. Table 10-5 and Table 10-6 provides the states of the CAN driver and CAN receiver in each mode.
DEVICE MODE | TXD INPUT | BUS OUTPUTS | DRIVEN BUS STATE | |
---|---|---|---|---|
CANH | CANL | |||
Normal | L | H | L | Dominant |
H or Open | Z | Z | Biased Recessive | |
Standby | X | Z | Z | Weak Pull to GND |
Listen | X | Z | Z | Biased to ~ 2.5 V |
Sleep | X | Z | Z | Weak Pull to GND |
DEVICE MODE | CAN
DIFFERENTIAL INPUTS VID = VCANH – VCANL |
BUS STATE | RXD TERMINAL |
---|---|---|---|
Normal/Listen | VID ≥ 0.9 V | Dominant | L |
0.5 V < VID < 0.9 V | Undefined | Undefined | |
VID ≤ 0.5 V | Recessive | H | |
Standby/Sleep | VID ≥ 1.15 V | Dominant | See Figure 10-12 |
0.4 V < VID < 1.15 V | Undefined | ||
VID ≤ 0.4 V | Recessive | ||
Any | Open (VID ≈ 0 V) | Open | H |