SPRS964H June 2016 – February 2020 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
TI recommends that a PDN/power integrity analysis is performed to ensure that capacitor selection and placement is optimal for a given implementation. This section provides guidelines that can serve as a good starting point.
High speed (HS) bypass capacitors are critical for proper DDR2 interface operation. It is particularly important to minimize the parasitic series inductance of the HS bypass capacitors, processor/DDR power, and processor/DDR ground connections. Table 8-28 contains the specification for the HS bypass capacitors as well as for the power connections on the PCB. Generally speaking, it is good to:
NO. | PARAMETER | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|
HS21 | HS bypass capacitor package size(1) | 0201 | 0402 | 10 Mils | |
HS22 | Distance, HS bypass capacitor to processor being bypassed(2)(3)(4) | 400(12) | Mils | ||
HS23 | Processor HS bypass capacitor count (12) | 12(11) | Devices | ||
HS24 | Processor HS bypass capacitor total capacitance per vdds_ddrx rail (12) | 3.4 | μF | ||
HS25 | Number of connection vias for each device power/ground ball per vdds_ddrx rail(5) | 1 | Vias | ||
HS26 | Trace length from device power/ground ball to connection via(2) | 35 | 70 | Mils | |
HS27 | Distance, HS bypass capacitor to DDR device being bypassed(6) | 150 | Mils | ||
HS28 | Number of connection vias for each HS capacitor(8)(9) | 4 (14) | Vias | ||
HS29 | DDR2 device HS bypass capacitor count(7) | 12 (13) | Devices | ||
HS210 | DDR2 device HS bypass capacitor total capacitance(7) | 0.85 | μF | ||
HS211 | Trace length from bypass capacitor connect to connection via(2)(9) | 35 | 100 | Mils | |
HS212 | Number of connection vias for each DDR2 device power/ground ball(10) | 1 | Vias | ||
HS213 | Trace length from DDR2 device power/ground ball to connection via(2)(8) | 35 | 60 | Mils |