SPRS964H June 2016 – February 2020 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
Table 5-12 summarizes the DC electrical characteristics for Dual Voltage LVCMOS Buffers.
PARAMETER | DESCRIPTION | MIN | NOM | MAX | UNIT | |
---|---|---|---|---|---|---|
1.8-V Mode | ||||||
VIH | Input high-level threshold | 0.65×VDDS | V | |||
VIL | Input low-level threshold | 0.35×VDDS | V | |||
VHYS | Input hysteresis voltage | 100 | mV | |||
VOH | Output high-level threshold (IOH = 2 mA) | VDDS-0.45 | V | |||
VOL | Output low-level threshold (IOL = 2 mA) | 0.45 | V | |||
IDRIVE | Pin Drive strength at PAD Voltage = 0.45 V or VDDS-0.45 V | 6 | mA | |||
IIN | Input current at each I/O pin | 16 | µA | |||
IOZ | IOZ(IPAD Current) at each IO pin. PAD is swept from 0 to VDDS and the Max(I(PAD)) is measured and is reported as IOZ | 11.5 | µA | |||
IIN with pulldown enabled | Input current at each I/O pin with weak pulldown enabled measured when PAD = VDDS | 60 | 120 | 200 | µA | |
IIN with pullup enabled | Input current at each I/O pin with weak pullup enabled measured when PAD = 0 | 60 | 120 | 210 | µA | |
CPAD | Pad capacitance (including package capacitance) | 4 | pF | |||
ZO | Output impedance (drive strength) | 40 | Ω | |||
3.3-V Mode | ||||||
VIH | Input high-level threshold | 2 | V | |||
VIL | Input low-level threshold | 0.8 | V | |||
VHYS | Input hysteresis voltage | 200 | mV | |||
VOH | Output high-level threshold (IOH =100 µA) | VDDS-0.2 | V | |||
VOL | Output low-level threshold (IOL = 100 µA) | 0.2 | V | |||
IDRIVE | Pin Drive strength at PAD Voltage = 0.45 V or VDDS-0.45 V | 6 | mA | |||
IIN | Input current at each I/O pin | 64 | µA | |||
IOZ | IOZ(IPAD Current) at each IO pin. PAD is swept from 0 to VDDS and the Max(I(PAD)) is measured and is reported as IOZ | 64 | µA | |||
IIN with pulldown enabled | Input current at each I/O pin with weak pulldown enabled measured when PAD = VDDS | 10 | 100 | 290 | µA | |
IIN with pullup enabled | Input current at each I/O pin with weak pullup enabled measured when PAD = 0 | 40 | 100 | 200 | µA | |
CPAD | Pad capacitance (including package capacitance) | 4 | pF | |||
ZO | Output impedance (drive strength) | 40 | Ω |