SPRS964H June 2016 – February 2020 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
NOTE
For more information, see the Imaging Subsystem in the device TRM.
CAUTION
The IO timings provided in Section 7Timing Requirements and Switching Characteristics are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 7-6.
SIGNAL NAME | DESCRIPTION | TYPE | BALL |
---|---|---|---|
csi2_0_dx0 | Serial Differential data/clock positive input - lane 0 (position 1) | I | A11 |
csi2_0_dy0 | Serial Differential data/clock negative input - lane 0 (position 1) | I | B11 |
csi2_0_dx1 | Serial Differential data/clock positive input - lane 1 (position 2) | I | A12 |
csi2_0_dy1 | Serial Differential data/clock negative input - lane 1 (position 2) | I | B12 |
csi2_0_dx2 | Serial Differential data/clock positive input - lane 2 (position 3) | I | A13 |
csi2_0_dy2 | Serial Differential data/clock negative input - lane 2 (position 3) | I | B13 |
csi2_0_dx3 | Serial Differential data/clock positive input - lane 3 (position 4) | I | A15 |
csi2_0_dy3 | Serial Differential data/clock negative input - lane 3 (position 4) | I | B15 |
csi2_0_dx4 | Serial Differential data positive input only - lane 4 (position 5) (1) | I | A16 |
csi2_0_dy4 | Serial Differential data negative input only - lane 4 (position 5) (1) | I | B16 |