SPRS964H June 2016 – February 2020 TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
This section describes the operating conditions of the device. This section also contains the description of each Operating Performance Point (OPP) for processor clocks and device core clocks.
Table 5-1 describes the maximum supported frequency per speed grade for the devices.
DEVICE | MAXIMUM FREQUENCY (MHz) | ||||||||
---|---|---|---|---|---|---|---|---|---|
DSP | EVE | IPU | ISS | L3 | DDR3/DDR3L | DDR2 | LPDDR2 | ADC | |
TDA3xxA | 250 | 250 | 212.8 | 212.8 | 266 | 333 (DDR-667) | 333 (DDR-667) | 333 (DDR-667) | 20 |
TDA3xxB | 355 | 355 | 212.8 | 212.8 | 266 | 532 (DDR-1066) | 400 (DDR-800) | 333 (DDR-667) | 20 |
TDA3xxD | 500 | 500 | 212.8 | 212.8 | 266 | 532 (DDR-1066) | 400 (DDR-800) | 333 (DDR-667) | 20 |
TDA3xxR | 745 | 667 | 212.8 | 212.8 | 266 | 532 (DDR-1066) | 400 (DDR-800) | 333 (DDR-667) | 20 |
TDA3xxS | 1000 | 900 | 212.8 | 212.8 | 266 | 532 (DDR-1066) | 400 (DDR-800) | 333 (DDR-667) | 20 |