SPRSP62B December   2022  – December 2024 TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
    1. 3.1 Functional Block Diagram
  5. Device Comparison
  6. Terminal Configuration and Functions
    1. 5.1 Pin Diagrams
    2. 5.2 Pin Attributes
      1.      10
      2.      11
    3. 5.3 Signal Descriptions
      1.      13
      2. 5.3.1  ADC
        1. 5.3.1.1 MCU Domain
          1.        16
          2.        17
          3.        18
      3. 5.3.2  DDRSS
        1. 5.3.2.1 MAIN Domain
          1.        21
          2.        22
      4. 5.3.3  GPIO
        1. 5.3.3.1 MAIN Domain
          1.        25
        2. 5.3.3.2 WKUP Domain
          1.        27
      5. 5.3.4  I2C
        1. 5.3.4.1 MAIN Domain
          1.        30
          2.        31
          3.        32
          4.        33
          5.        34
          6.        35
          7.        36
        2. 5.3.4.2 MCU Domain
          1.        38
          2.        39
        3. 5.3.4.3 WKUP Domain
          1.        41
      6. 5.3.5  I3C
        1. 5.3.5.1 MCU Domain
          1.        44
      7. 5.3.6  MCAN
        1. 5.3.6.1 MAIN Domain
          1.        47
          2.        48
          3.        49
          4.        50
          5.        51
          6.        52
          7.        53
          8.        54
          9.        55
          10.        56
          11.        57
          12.        58
          13.        59
          14.        60
          15.        61
          16.        62
          17.        63
          18.        64
        2. 5.3.6.2 MCU Domain
          1.        66
          2.        67
      8. 5.3.7  MCSPI
        1. 5.3.7.1 MAIN Domain
          1.        70
          2.        71
          3.        72
          4.        73
          5.        74
          6.        75
          7.        76
        2. 5.3.7.2 MCU Domain
          1.        78
          2.        79
      9. 5.3.8  UART
        1. 5.3.8.1 MAIN Domain
          1.        82
          2.        83
          3.        84
          4.        85
          5.        86
          6.        87
          7.        88
          8.        89
          9.        90
          10.        91
        2. 5.3.8.2 MCU Domain
          1.        93
        3. 5.3.8.3 WKUP Domain
          1.        95
      10. 5.3.9  MDIO
        1. 5.3.9.1 MAIN Domain
          1.        98
        2. 5.3.9.2 MCU Domain
          1.        100
      11. 5.3.10 CPSW2G
        1. 5.3.10.1 MAIN Domain
          1.        103
        2. 5.3.10.2 MCU Domain
          1.        105
      12. 5.3.11 ECAP
        1. 5.3.11.1 MAIN Domain
          1.        108
          2.        109
          3.        110
      13. 5.3.12 EQEP
        1. 5.3.12.1 MAIN Domain
          1.        113
          2.        114
          3.        115
      14. 5.3.13 EPWM
        1. 5.3.13.1 MAIN Domain
          1.        118
          2.        119
          3.        120
          4.        121
          5.        122
          6.        123
          7.        124
      15. 5.3.14 USB
        1. 5.3.14.1 MAIN Domain
          1.        127
      16. 5.3.15 Display Port
        1. 5.3.15.1 MAIN Domain
          1.        130
      17. 5.3.16 Hyperlink
        1. 5.3.16.1 MAIN Domain
          1.        133
          2.        134
          3.        135
      18. 5.3.17 PCIE
        1. 5.3.17.1 MAIN Domain
          1.        138
      19. 5.3.18 SERDES
        1. 5.3.18.1 MAIN Domain
          1.        141
      20. 5.3.19 DSI
        1. 5.3.19.1 MAIN Domain
          1.        144
          2.        145
      21. 5.3.20 CSI
        1. 5.3.20.1 MAIN Domain
          1.        148
          2.        149
      22. 5.3.21 MCASP
        1. 5.3.21.1 MAIN Domain
          1.        152
          2.        153
          3.        154
          4.        155
          5.        156
      23. 5.3.22 DMTIMER
        1. 5.3.22.1 MAIN Domain
          1.        159
        2. 5.3.22.2 MCU Domain
          1.        161
      24. 5.3.23 CPTS
        1. 5.3.23.1 MAIN Domain
          1.        164
        2. 5.3.23.2 MCU Domain
          1.        166
      25. 5.3.24 DSS
        1. 5.3.24.1 MAIN Domain
          1.        169
      26. 5.3.25 GPMC
        1. 5.3.25.1 MAIN Domain
          1.        172
      27. 5.3.26 MMC
        1. 5.3.26.1 MAIN Domain
          1.        175
          2.        176
      28. 5.3.27 OSPI
        1. 5.3.27.1 MCU Domain
          1.        179
          2.        180
      29. 5.3.28 Hyperbus
        1. 5.3.28.1 MCU Domain
          1.        183
      30. 5.3.29 Emulation and Debug
        1. 5.3.29.1 MAIN Domain
          1.        186
          2.        187
      31. 5.3.30 System and Miscellaneous
        1. 5.3.30.1 Boot Mode configuration
          1.        190
        2. 5.3.30.2 Clock
          1.        192
          2.        193
        3. 5.3.30.3 System
          1.        195
          2.        196
        4. 5.3.30.4 EFUSE
          1.        198
        5. 5.3.30.5 VMON
          1.        200
      32. 5.3.31 Power
        1.       202
    4. 5.4 Connection for Unused Pins
  7. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  ESD Ratings
    3. 6.3  Recommended Operating Conditions
    4. 6.4  Power-On-Hour (POH) Limits
    5. 6.5  Operating Performance Points
    6. 6.6  Electrical Characteristics
      1. 6.6.1  I2C, Open-Drain, Fail-Safe (I2C OD FS) Electrical Characteristics
      2. 6.6.2  Fail-Safe Reset (FS Reset) Electrical Characteristics
      3. 6.6.3  HFOSC/LFOSC Electrical Characteristics
      4. 6.6.4  eMMCPHY Electrical Characteristics
      5. 6.6.5  SDIO Electrical Characteristics
      6. 6.6.6  CSI2/DSI D-PHY Electrical Characteristics
      7. 6.6.7  ADC12B Electrical Characteristics
      8. 6.6.8  LVCMOS Electrical Characteristics
      9. 6.6.9  USB2PHY Electrical Characteristics
      10. 6.6.10 SerDes 2-L-PHY/4-L-PHY Electrical Characteristics
      11. 6.6.11 UFS M-PHY Electrical Characteristics
      12. 6.6.12 eDP/DP AUX-PHY Electrical Characteristics
      13. 6.6.13 DDR0 Electrical Characteristics
    7. 6.7  VPP Specifications for One-Time Programmable (OTP) eFuses
      1. 6.7.1 Recommended Operating Conditions for OTP eFuse Programming
      2. 6.7.2 Hardware Requirements
      3. 6.7.3 Programming Sequence
      4. 6.7.4 Impact to Your Hardware Warranty
    8. 6.8  Thermal Resistance Characteristics
      1. 6.8.1 Thermal Resistance Characteristics for ALZ Package
    9. 6.9  Temperature Sensor Characteristics
    10. 6.10 Timing and Switching Characteristics
      1. 6.10.1 Timing Parameters and Information
      2. 6.10.2 Power Supply Sequencing
        1. 6.10.2.1 Power Supply Slew Rate Requirement
        2. 6.10.2.2 Combined MCU and Main Domains Power- Up Sequencing
        3. 6.10.2.3 Combined MCU and Main Domains Power- Down Sequencing
        4. 6.10.2.4 Isolated MCU and Main Domains Power- Up Sequencing
        5. 6.10.2.5 Isolated MCU and Main Domains Power- Down Sequencing
        6. 6.10.2.6 Independent MCU and Main Domains, Entry and Exit of MCU Only Sequencing
        7. 6.10.2.7 Independent MCU and Main Domains, Entry and Exit of DDR Retention State
        8. 6.10.2.8 Independent MCU and Main Domains, Entry and Exit of GPIO Retention Sequencing
      3. 6.10.3 System Timing
        1. 6.10.3.1 Reset Timing
        2. 6.10.3.2 Safety Signal Timing
        3. 6.10.3.3 Clock Timing
      4. 6.10.4 Clock Specifications
        1. 6.10.4.1 Input and Output Clocks / Oscillators
          1. 6.10.4.1.1 WKUP_OSC0 Internal Oscillator Clock Source
            1. 6.10.4.1.1.1 Load Capacitance
            2. 6.10.4.1.1.2 Shunt Capacitance
          2. 6.10.4.1.2 WKUP_OSC0 LVCMOS Digital Clock Source
          3. 6.10.4.1.3 Auxiliary OSC1 Internal Oscillator Clock Source
            1. 6.10.4.1.3.1 Load Capacitance
            2. 6.10.4.1.3.2 Shunt Capacitance
          4. 6.10.4.1.4 Auxiliary OSC1 LVCMOS Digital Clock Source
          5. 6.10.4.1.5 Auxiliary OSC1 Not Used
        2. 6.10.4.2 Output Clocks
        3. 6.10.4.3 PLLs
        4. 6.10.4.4 Module and Peripheral Clocks Frequencies
      5. 6.10.5 Peripherals
        1. 6.10.5.1  ATL
          1. 6.10.5.1.1 ATL_PCLK Timing Requirements
          2. 6.10.5.1.2 ATL_AWS[x] Timing Requirements
          3. 6.10.5.1.3 ATL_BWS[x] Timing Requirements
          4. 6.10.5.1.4 ATCLK[x] Switching Characteristics
        2. 6.10.5.2  CPSW2G
          1. 6.10.5.2.1 CPSW2G MDIO Interface Timings
          2. 6.10.5.2.2 CPSW2G RMII Timings
            1. 6.10.5.2.2.1 CPSW2G RMII[x]_REF_CLK Timing Requirements – RMII Mode
            2. 6.10.5.2.2.2 CPSW2G RMII[x]_RXD[1:0], RMII[x]_CRS_DV, and RMII[x]_RX_ER Timing Requirements – RMII Mode
            3. 6.10.5.2.2.3 CPSW2G RMII[x]_TXD[1:0], and RMII[x]_TX_EN Switching Characteristics – RMII Mode
          3. 6.10.5.2.3 CPSW2G RGMII Timings
            1. 6.10.5.2.3.1 RGMII[x]_RXC Timing Requirements – RGMII Mode
            2. 6.10.5.2.3.2 CPSW2G Timing Requirements for RGMII[x]_RD[3:0], and RGMII[x]_RCTL – RGMII Mode
            3. 6.10.5.2.3.3 CPSW2G RGMII[x]_TXC Switching Characteristics – RGMII Mode
            4. 6.10.5.2.3.4 RGMII[x]_TD[3:0], and RGMII[x]_TX_CTL Switching Characteristics – RGMII Mode
        3. 6.10.5.3  CSI-2
        4. 6.10.5.4  DDRSS
        5. 6.10.5.5  DSS
        6. 6.10.5.6  eCAP
          1. 6.10.5.6.1 Timing Requirements for eCAP
          2. 6.10.5.6.2 Switching Characteristics for eCAP
        7. 6.10.5.7  EPWM
          1. 6.10.5.7.1 Timing Requirements for eHRPWM
          2. 6.10.5.7.2 Switching Characteristics for eHRPWM
        8. 6.10.5.8  eQEP
          1. 6.10.5.8.1 Timing Requirements for eQEP
          2. 6.10.5.8.2 Switching Characteristics for eQEP
        9. 6.10.5.9  GPIO
          1. 6.10.5.9.1 GPIO Timing Requirements
          2. 6.10.5.9.2 GPIO Switching Characteristics
        10. 6.10.5.10 GPMC
          1. 6.10.5.10.1 GPMC and NOR Flash — Synchronous Mode
            1. 6.10.5.10.1.1 GPMC and NOR Flash Timing Requirements — Synchronous Mode
            2. 6.10.5.10.1.2 GPMC and NOR Flash Switching Characteristics – Synchronous Mode
          2. 6.10.5.10.2 GPMC and NOR Flash — Asynchronous Mode
            1. 6.10.5.10.2.1 GPMC and NOR Flash Timing Requirements – Asynchronous Mode
            2. 6.10.5.10.2.2 GPMC and NOR Flash Switching Characteristics – Asynchronous Mode
          3. 6.10.5.10.3 GPMC and NAND Flash — Asynchronous Mode
            1. 6.10.5.10.3.1 GPMC and NAND Flash Timing Requirements – Asynchronous Mode
            2. 6.10.5.10.3.2 GPMC and NAND Flash Switching Characteristics – Asynchronous Mode
          4. 6.10.5.10.4 GPMC0 IOSET
        11. 6.10.5.11 HyperBus
          1. 6.10.5.11.1 Timing Requirements for HyperBus
          2. 6.10.5.11.2 HyperBus 166 MHz Switching Characteristics
          3. 6.10.5.11.3 HyperBus 100 MHz Switching Characteristics
        12. 6.10.5.12 I2C
        13. 6.10.5.13 I3C
        14. 6.10.5.14 MCAN
        15. 6.10.5.15 MCASP
        16. 6.10.5.16 MCSPI
          1. 6.10.5.16.1 MCSPI — Controller Mode
          2. 6.10.5.16.2 MCSPI — Peripheral Mode
        17. 6.10.5.17 MMCSD
          1. 6.10.5.17.1 MMC0 - eMMC Interface
            1. 6.10.5.17.1.1 Legacy SDR Mode
            2. 6.10.5.17.1.2 High Speed SDR Mode
            3. 6.10.5.17.1.3 High Speed DDR Mode
            4. 6.10.5.17.1.4 HS200 Mode
            5. 6.10.5.17.1.5 HS400 Mode
          2. 6.10.5.17.2 MMC1/2 - SD/SDIO Interface
            1. 6.10.5.17.2.1 Default Speed Mode
            2. 6.10.5.17.2.2 High Speed Mode
            3. 6.10.5.17.2.3 UHS–I SDR12 Mode
            4. 6.10.5.17.2.4 UHS–I SDR25 Mode
            5. 6.10.5.17.2.5 UHS–I SDR50 Mode
            6. 6.10.5.17.2.6 UHS–I DDR50 Mode
            7. 6.10.5.17.2.7 UHS–I SDR104 Mode
        18. 6.10.5.18 CPTS
          1. 6.10.5.18.1 CPTS Timing Requirements
          2. 6.10.5.18.2 CPTS Switching Characteristics
        19. 6.10.5.19 OSPI
          1. 6.10.5.19.1 OSPI0/1 PHY Mode
            1. 6.10.5.19.1.1 OSPI0/1 With PHY Data Training
            2. 6.10.5.19.1.2 OSPI Without Data Training
              1. 6.10.5.19.1.2.1 OSPI Timing Requirements – SDR Mode
              2. 6.10.5.19.1.2.2 OSPI Switching Characteristics – SDR Mode
              3. 6.10.5.19.1.2.3 OSPI Timing Requirements – DDR Mode
              4. 6.10.5.19.1.2.4 OSPI Switching Characteristics – PHY DDR Mode
          2. 6.10.5.19.2 OSPI0/1 Tap Mode
            1. 6.10.5.19.2.1 OSPI0 Tap SDR Timing
            2. 6.10.5.19.2.2 OSPI0 Tap DDR Timing
        20. 6.10.5.20 PCIE
        21. 6.10.5.21 Timers
          1. 6.10.5.21.1 Timing Requirements for Timers
          2. 6.10.5.21.2 Switching Characteristics for Timers
        22. 6.10.5.22 UART
          1. 6.10.5.22.1 Timing Requirements for UART
          2. 6.10.5.22.2 UART Switching Characteristics
        23. 6.10.5.23 USB
      6. 6.10.6 Emulation and Debug
        1. 6.10.6.1 Trace
        2. 6.10.6.2 JTAG
          1. 6.10.6.2.1 JTAG Electrical Data and Timing
            1. 6.10.6.2.1.1 JTAG Timing Requirements
            2. 6.10.6.2.1.2 JTAG Switching Characteristics
  8. Applications, Implementation, and Layout
    1. 7.1 Device Connection and Layout Fundamentals
      1. 7.1.1 Power Supply Decoupling and Bulk Capacitors
        1. 7.1.1.1 Power Distribution Network Implementation Guidance
      2. 7.1.2 External Oscillator
      3. 7.1.3 JTAG and EMU
      4. 7.1.4 Reset
      5. 7.1.5 Unused Pins
      6. 7.1.6 Hardware Design Guide for JacintoTM 7 Devices
    2. 7.2 Peripheral- and Interface-Specific Design Information
      1. 7.2.1 LPDDR4 Board Design and Layout Guidelines
      2. 7.2.2 OSPI and QSPI Board Design and Layout Guidelines
        1. 7.2.2.1 No Loopback and Internal Pad Loopback
        2. 7.2.2.2 External Board Loopback
        3. 7.2.2.3 DQS (only available in Octal Flash devices)
      3. 7.2.3 USB VBUS Design Guidelines
      4. 7.2.4 System Power Supply Monitor Design Guidelines using VMON/POK
      5. 7.2.5 High Speed Differential Signal Routing Guidance
      6. 7.2.6 Thermal Solution Guidance
  9. Device and Documentation Support
    1. 8.1 Device Nomenclature
      1. 8.1.1 Standard Package Symbolization
      2. 8.1.2 Device Naming Convention
    2. 8.2 Tools and Software
    3. 8.3 Documentation Support
    4. 8.4 Trademarks
    5. 8.5 Support Resources
    6. 8.6 Electrostatic Discharge Caution
    7. 8.7 Glossary
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information
    1. 10.1 Packaging Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • ALZ|770
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Table 5-114 Power Supply Signal Descriptions
SIGNAL NAME [1] PIN TYPE [2] DESCRIPTION [3] ALZ PIN [4]
CAP_VDDS0 (1) CAP External Capacitor Connection T21
CAP_VDDS0_MCU (1) CAP External Capacitor Connection J20
CAP_VDDS1_MCU (1) CAP External Capacitor Connection G16
CAP_VDDS2 (1) CAP External Capacitor Connection P21
CAP_VDDS2_MCU (1) CAP External Capacitor Connection H17
CAP_VDDS5 (1) CAP External Capacitor Connection M22
VDDAR_CORE PWR Core RAM Supply N17, V11, V16, Y20
VDDAR_CPU PWR CPU RAM Supply H9, K14, P11, P14, V13
VDDAR_MCU PWR MCU RAM Supply K17, K19
VDDA_0P8_DSITX PWR Analog Supply for DSITX AB14
VDDA_0P8_DSITX_C PWR DSITX Clock Supply AB15
VDDA_0P8_USB PWR USB 0.8V Supply AB8
VDDA_0P8_CSIRX0_1 PWR Analog Supply for CSIRX AB17, AB18
VDDA_0P8_DLL_MMC0 PWR MMC DLL Analog Supply W7
VDDA_0P8_PLL_DDR0 PWR DDR de-skew PLL Analog Supply P10
VDDA_0P8_PLL_DDR1 PWR DDR de-skew PLL Analog Supply J14
VDDA_0P8_SERDES0_1 PWR SERDES 0.8V Supply AB10, AB11
VDDA_0P8_SERDES_C0_1 PWR SERDES 0.8V Clock Supply AA10, AA11
VDDA_1P8_DSITX PWR Analog Supply for DSITX AA14, AA15
VDDA_1P8_USB PWR USB 1.8V Supply AB7
VDDA_1P8_CSIRX0_1 PWR Analog Supply for CSIRX AA17, AA19
VDDA_1P8_SERDES0_1 PWR SERDES 1.8V Supply AA12
VDDA_1P8_SERDES2_4 PWR SERDES 1.8V Supply AB13
VDDA_3P3_USB PWR USB 3.3V Supply AB9
VDDA_ADC0 PWR ADC0 Analog Supply J21
VDDA_ADC1 PWR ADC1 Analog Supply K21
VDDA_MCU_PLLGRP0 PWR Analog Supply for MCU PLL Group 0 K22
VDDA_MCU_TEMP PWR Analog Supply for MCU temperature sensor J17
VDDA_OSC1 PWR HFOSC1 Supply L21
VDDA_PLLGRP0 PWR Analog Supply for MAIN PLL Group 0 U18
VDDA_PLLGRP1 PWR Analog Supply for MAIN PLL Group 1 V19
VDDA_PLLGRP2 PWR Analog Supply for MAIN PLL Group 2 Y11
VDDA_PLLGRP5 PWR Analog Supply for MAIN PLL Group 5 N14
VDDA_PLLGRP6 PWR Analog Supply for MAIN PLL Group 6 R12
VDDA_PLLGRP7 PWR Analog Supply for MAIN PLL Group 7 R11
VDDA_PLLGRP8 PWR Analog Supply for MAIN PLL Group 8 K12
VDDA_PLLGRP9 PWR Analog Supply for MAIN PLL Group 9 T18
VDDA_PLLGRP10 PWR Analog Supply for MAIN PLL Group 10 Y16
VDDA_PLLGRP12 PWR Analog Supply for MAIN PLL Group 12 Y18
VDDA_PLLGRP13 PWR Analog Supply for MAIN PLL Group 13 V12
VDDA_POR_WKUP PWR WKUP domain Analog Supply L20
VDDA_TEMP0 PWR Analog Supply for temperature sensor 0 U19
VDDA_TEMP1 PWR Analog Supply for temperature sensor 1 K10
VDDA_TEMP2 PWR Analog Supply for temperature sensor 2 T16
VDDA_TEMP3 PWR Analog Supply for temperature sensor 3 U10
VDDA_TEMP4 PWR Analog Supply for temperature sensor 4 Y14
VDDA_WKUP PWR Oscillator Supply for WKUP domain J22
VDDSHV0 PWR IO Power Supply R21, U21, U22
VDDSHV0_MCU PWR IO Power Supply H19, H20
VDDSHV1_MCU PWR IO Power Supply H16, J16
VDDSHV2 PWR IO Power Supply M20, R20
VDDSHV2_MCU PWR IO Power Supply G18, H18
VDDSHV5 PWR IO Power Supply M21, N22
VDDS_DDR PWR DDR PHY IO Supply A1, A18, AA1, G10, G12, G14, G6, H11, H13, H15, J6, L6, N6, N9, P7, P8, R6, U9
VDDS_DDR_C0 PWR IO Power Supply for DDR Clock R9
VDDS_DDR_C1 PWR IO Power Supply for DDR Clock J12
VDDS_MMC0 PWR MMC0 PHY IO Supply Y7, Y8
VDD_CORE PWR MAIN domain core Supply AA21, AB20, J13, J15, M16, M19, N10, P18, R17, R19, T10, T20, U15, U17, U8, V14, V18, V20, V7, V9, W10, W13, W15, W17, W19, W21, W8, Y12, Y22, Y9
VDD_CPU PWR CPU core Supply G8, H7, J8, K11, K13, K7, K9, L8, M14, M7, M9, N11, N15, P16, R13, R15, T12, T14, U11, U13
VDD_MCU PWR MCU core Supply K16, K18, L15, L17, L19
VDD_MCU_WAKE1 PWR Core Supply for MCU daisy chain J19
VDD_WAKE0 PWR Core Supply for MAIN domain daisy chain P20
VSS GND Ground A14, A5, AA13, AA16, AA18, AA20, AA22, AA3, AA5, AA7, AA9, AB12, AB16, AB19, AB2, AB21, AB23, AB4, AB6, AC11, AC22, AC26, AC3, AC5, AC7, AC8, AD15, AD18, AD21, AD6, AD9, AE10, AE14, AE17, AE20, AE23, AE4, AE7, AF12, AF15, AF18, AF21, AF24, AF5, AF8, AG10, AG14, AG17, AG20, AG23, AG4, AG7, AH1, AH12, AH15, AH18, AH21, AH24, AH3, AH6, AH9, B11, B13, B15, B17, B2, B23, B4, B6, B8, C1, C12, C14, C16, C18, C3, C5, C7, D11, D13, D15, D17, D2, D4, D6, D8, E1, E12, E14, E16, E26, E3, E5, E7, F2, F4, F6, G13, G28, G3, G5, G7, G9, H10, H12, H14, H2, H21, H4, H6, H8, J1, J11, J18, J24, J3, J5, J7, J9, K15, K2, K20, K27, K4, K6, K8, L14, L16, L3, L5, L7, L9, M15, M17, M2, M25, M4, M6, M8, N1, N16, N18, N21, N23, N3, N7, P15, P17, P19, P22, P6
VSS (continued) GND Ground P9, R10, R14, R16, R18, R23, R26, R7, T11, T13, T15, T17, T19, T2, T22, T4, T6, T9, U12, U14, U16, U20, U23, U3, U5, U7, V10, V15, V17, V2, V21, V24, V4, V6, V8, W1, W11, W12, W14, W16, W18, W20, W22, W26, W3, W6, W9, Y10, Y13, Y15, Y17, Y19, Y2, Y21, Y23, Y4, Y6
This pin must always be connected via a 1-μF ±10% capacitor to VSS.