Processor
cores:
- Two C7x floating point, vector DSP, up to 1.0GHz, 160GFLOPS, 512GOPS
- Deep-learning matrix multiply accelerator (MMA), up to 8TOPS (8b) at 1.0GHz
- Vision Processing
Accelerators (VPAC) with Image Signal Processor (ISP) and
multiple vision assist accelerators
- Depth and Motion
Processing Accelerators (DMPAC)
- Dual 64-bit Arm®Cortex®-A72 microprocessor subsystem at up to 2GHz
- 1MB shared L2 cache per dual-core Cortex®-A72 cluster
- 32KB L1 DCache and 48KB L1 ICache per Cortex®-A72 core
- Up to Six Arm®Cortex®-R5F MCUs at up to 1.0GHz
- 16K I-Cache, 16K D-Cache, 64K L2 TCM
- Two Arm®Cortex®-R5F MCUs in isolated MCU subsystem
- Four (TDA4VE) or Two (TDA4AL/TDA4VL)
Arm®Cortex®-R5F MCUs in general compute partition
- GPU IMG BXS-4-64, 256kB Cache, up to 800MHz, 50GFLOPS, 4GTexels/s (TDA4VE and TDA4VL)
- Custom-designed interconnect fabric supporting near max
processing entitlement
Memory
subsystem:
- Up to 4MB of
on-chip L3 RAM with ECC and coherency
- ECC error protection
- Shared coherent cache
- Supports internal DMA engine
- Up
to Two External Memory Interface (EMIF)
modules with ECC
- Supports LPDDR4 memory types
- Supports speeds up to 4266MT/s
- Two (TDA4VE) or One (TDA4AL/TDA4VL) 32-bit data bus with inline ECC up to 17GB/s per EMIF
- General-Purpose
Memory Controller (GPMC)
- One
(TDA4AL/TDA4VL) or Two (TDA4VE) 512KB
on-chip SRAM in MAIN domain, protected by ECC
Functional Safety:
- Functional Safety-Compliant
targeted (on select part numbers)
- Developed for
functional safety applications
- Documentation
available to aid ISO 26262 functional safety system design
up to ASIL-D/SIL-3 targeted
- Systematic
capability up to ASIL-D/SIL-3 targeted
- Hardware
integrity up to ASIL-D/SIL-3 targeted for MCU Domain
- Hardware
integrity up to ASIL-B/SIL-2 targeted for Main Domain
- Hardware integrity up to ASIL-D/SIL-3 targeted for Extended MCU
(EMCU) portion of the Main Domain
- Safety-related
certification
Device security (on
select part numbers):
- Secure boot with
secure runtime support
- Customer
programmable root key, up to RSA-4K or ECC-512
- Embedded hardware
security module
- Crypto hardware
accelerators – PKA with ECC, AES, SHA, RNG, DES and 3DES
High speed serial
interfaces:
- One PCI-Express®
(PCIe) Gen3 controllers
- Up to four lanes per controller
- Gen1 (2.5GT/s), Gen2 (5.0GT/s), and Gen3
(8.0GT/s) operation with
auto-negotiation
- One USB 3.0
dual-role device (DRD) subsystem
- Enhanced SuperSpeed Gen1 Port
- Supports Type-C switching
- Independently configurable as USB host, USB
peripheral, or USB DRD
- Two CSI2.0 4L Camera Serial interface RX (CSI-RX) plus two CSI2.0 4L TX (CSI-TX) with DPHY
- MIPI CSI 1.3 Compliant + MIPI-DPHY 1.2
- CSI-RX supports for 1,2,3, or 4 data lane mode up to 2.5Gbps per lane
- CSI-TX supports for 1,2, or 4 data lane mode up to 2.5Gbps per lane
Automotive interfaces:
- Twenty Modular
Controller Area Network (MCAN) modules with full CAN-FD
support
Display subsystem:
- One
(TDA4AL/TDA4VL) or Two (TDA4VE) DSI 4L TX (up to 2.5K)
- One eDP 4L
(TDA4VE/TDA4VL)
- One
DPI
Audio
interfaces:
- Five Multichannel
Audio Serial Port (MCASP) modules
Video acceleration:
- TDA4VE: H.264/H.265 Encode/Decode (up to 480MP/s)
- TDA4AL: H.264/H.265 Encode only (up to 480MP/s)
- TDA4VL: H.264/H.265 Encode/Decode (up to 240MP/s)
Ethernet:
- Two RMII/RGMII
interfaces
Flash memory interfaces:
- Embedded
MultiMediaCard Interface ( eMMC™ 5.1)
- One Secure
Digital® 3.0/Secure Digital Input Output 3.0
interfaces (SD3.0/SDIO3.0)
- Two simultaneous
flash interfaces configured as
- One OSPI or HyperBus™ or QSPI, and
- One QSPI
System-on-Chip (SoC) architecture:
- 16-nm FinFET technology
- 23mm x 23mm, 0.8-mm pitch, 770-pin FCBGA (ALZ)
Companion Power
Management ICs (PMIC):
- Functional Safety-Compliant support up to ASIL-D
/ SIL-3 targeted
- Flexible mapping to support different use
cases