SPRSPB4A June 2024 – December 2024 TDA4APE-Q1 , TDA4VPE-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | AND PIN [4] |
---|---|---|---|
MCU_CLKOUT0 | OZ | Reference clock output for Ethernet PHYs (50MHz or 25MHz) | B21 |
MCU_EXT_REFCLK0 | I | External system clock input | A20, B18 |
MCU_OBSCLK0 | O | Observation clock output for test and debug purposes only | B21 |
MCU_PORz | I | MCU Domain Cold Reset | C24 |
MCU_RESETSTATz | O | MCU Domain Warm Reset status output | E21 |
MCU_RESETz | I | MCU Domain Warm Reset | E20 |
MCU_SAFETY_ERRORn | IO | Error signal output from MCU Domain ESM | C22 |
MCU_SYSCLKOUT0 | O | MCU Domain system clock output for test and debug purposes only | B18 |