SPRSPB4A June 2024 – December 2024 TDA4APE-Q1 , TDA4VPE-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | AND PIN [4] |
---|---|---|---|
AUDIO_EXT_REFCLK0 | IO | External clock routed to ATL or McASP as one of the selectable input clock sources, or as a output clock output for ATL or McASP | T30 |
AUDIO_EXT_REFCLK1 | IO | External clock routed to ATL or McASP as one of the selectable input clock sources, or as a output clock output for ATL or McASP | F33 |
EXTINTn | I | External Interrupt | Y29 |
EXT_REFCLK1 | I | External clock input to Main Domain, routed to Timer clock muxes as one of the selectable input clock sources for Timer/WDT modules, or as reference clock to MAIN_PLL2 (PER1 PLL) | J33 |
GPMC0_FCLK_MUX | O | GPMC functional clock output selected through a mux logic | K33 |
OBSCLK1 | O | Observation clock output for test and debug purposes only | H32 |
PMIC_POWER_EN1 | O | Power enable output for MAIN Domain supplies | B16 |
PMIC_WAKE0 | O | PMIC WakeUp (active low) | T30 |
PMIC_WAKE1 | O | PMIC WakeUp (active low) | A20 |
PORz | I | SoC PORz Reset Signal | D24 |
RESETSTATz | O | Main Domain Warm Reset status output | W32 |
RESET_REQz | I | Main Domain external Warm Reset request input | G20 |
SOC_SAFETY_ERRORn | IO | Error signal output from Main Domain ESM | Y31 |
SYNC0_OUT | O | CPTS Time Stamp Generator Bit 0 | L31 |
SYNC1_OUT | O | CPTS Time Stamp Generator Bit 1 | J33 |
SYNC2_OUT | O | CPTS Time Stamp Generator Bit 2 | H29 |
SYNC3_OUT | O | CPTS Time Stamp Generator Bit 3 | P33 |
SYSCLKOUT0 | O | SYSCLK0 output from Main PLL controller (divided by 6) for test and debug purposes only | AA32 |