SPRSPB4A June 2024 – December 2024 TDA4APE-Q1 , TDA4VPE-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
For more details about features and additional description information on the device General-Purpose Memory Controller, see the corresponding sections within Signal Descriptions and Detailed Description.
Table 6-98 represents GPMC timing conditions.
The IO timings provided in this section are applicable for all combinations of signals for GPMC0. However, the timings are only valid for GPMC0 if signals within a single IOSET are used. The IOSETs are defined in the GPMC0_IOSET, GPMC0_IOSET table.
PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |
---|---|---|---|---|---|
Input Conditions | |||||
SRI | Input slew rate | 1.65 | 4 | V/ns | |
Output Conditions | |||||
CL | Output load capacitance | 5 | 20 | pF | |
PCB Connectivity Requirements | |||||
td(Trace Delay) | Propagation delay of each trace | 133 MHz Synchronous Mode | 140 | 360 | ps |
All other modes | 140 | 720 | |||
td(Trace Mismatch Delay) | Propagation mismatch across all traces | 200 | ps |