SPRSPB4A June 2024 – December 2024 TDA4APE-Q1 , TDA4VPE-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-76, Figure 6-88, Table 6-77, and Figure 6-89 present timing requirements and switching characteristics for MMC1/2 – UHS-I SDR25 Mode.
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
SDR251 | tsu(cmdV-clkH) | Setup time, MMC[x]_CMD valid before MMC[x]_CLK rising edge | 2.1 | ns | |
SDR252 | th(clkH-cmdV) | Hold time, MMC[x]_CMD valid after MMC[x]_CLK rising edge | 1.67 | ns | |
SDR253 | tsu(dV-clkH) | Setup time, MMC[x]_DAT[3:0] valid before MMC[x]_CLK rising edge | 2.1 | ns | |
SDR254 | th(clkH-dV) | Hold time, MMC[x]_DAT[3:0] valid after MMC[x]_CLK rising edge | 1.67 | ns |
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC[x]_CLK | 50 | MHz | ||
SDR255 | tc(clk) | Cycle time, MMC[x]_CLK | 20 | ns | |
SDR256 | tw(clkH) | Pulse duration, MMC[x]_CLK high | 9.2 | ns | |
SDR257 | tw(clkL) | Pulse duration, MMC[x]_CLK low | 9.2 | ns | |
SDR258 | td(clkH-cmdV) | Delay time, MMC[x]_CLK rising edge to MMC[x]_CMD transition | 2.4 | 9.37 | ns |
SDR259 | td(clkH-dV) | Delay time, MMC[x]_CLK rising edge to MMC[x]_DAT[3:0] transition | 2.4 | 9.37 | ns |