SPRSPB4A June 2024 – December 2024 TDA4APE-Q1 , TDA4VPE-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-92, Figure 6-109, Table 6-93, and Figure 6-110 present timing requirements and switching characteristics for OSPI0 Tap DDR Mode.
NO. | MODE | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
O13 | tsu(D-CLK) | Setup time, OSPI0/1_D[7:0] valid before active OSPI0/1_CLK edge | No Loopback | (17.04 - (0.975T(1)R(2))) | ns | |
O14 | th(CLK-D) | Hold time, OSPI0/1_D[7:0] valid after active OSPI0/1_CLK edge | No Loopback | (–3.16 + (0.975T(1)R(2))) | ns |
NO. | PARAMETER | MODE | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
O1 | tc(CLK) | Cycle time, OSPI0/1_CLK | 40 | ns | ||
O2 | tw(CLKL) | Pulse duration, OSPI0/1_CLK low | ((0.475P(1)) - 0.3) | ns | ||
O3 | tw(CLKH) | Pulse duration, OSPI0/1_CLK high | ((0.475P(1)) - 0.3) | ns | ||
O4 | td(CSn-CLK) | Delay time, OSPI0/1_CSn[3:0] active edge to OSPI0/1_CLK rising edge | ((0.475P(1)) + ((0.975M(2)R(4)) - 1) | ((0.525P(1)) + (1.025M(2)R(4)) + 1) | ns | |
O5 | td(CLK-CSn) | Delay time, OSPI0/1_CLK rising edge to OSPI0/1_CSn[3:0] inactive edge | ((0.475P(1)) + (0.975N(3)R(4)) - 1) | ((0.525P(1)) + (1.025N(3)R(4)) + 1) | ns | |
O6 | td(CLK-D) | Delay time, OSPI0/1_CLK active edge to OSPI0/1_D[7:0] transition | (–5.04 + (0.975(T(5) + 1)R(4)) - (0.525P(1))) | (3.64 + (1.025(T(5) + 1)R(4)) - (0.475P(1))) | ns |