SPRSPB4A June 2024 – December 2024 TDA4APE-Q1 , TDA4VPE-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
This section describes the operating conditions of the device. This section also contains the description of each Operating Performance Point (OPP) for processor clocks and device core clocks.
Table 6-1 describes the maximum supported frequency per speed grade for the device.
DEVICE | MAXIMUM FREQUENCY (MHz) | ||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|
A72SS0 | C71SS0 | R5FSS0/1 | MCU_ R5SS0 |
GPU | CBASS0 | VPAC | DMPAC | VENCDEC | DMSC | LPDDR4 | |
TDA4xxxT | 2000 | 1000 | 1000 | 1000 | 800 | 500 | 720(1) | 520(1) | 600 (960 or 480MP/s)(3) | 333 | 4266 MT/s(2) |