SPRSPB4A June 2024 – December 2024 TDA4APE-Q1 , TDA4VPE-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
O1 | tc(CLK) | Cycle time, CLK | 1.8V | 19 | ns | |
3.3V | 19 | ns | ||||
O2 | tw(CLKL) | Pulse duration, CLK low | ((0.475P(1)) - 0.3) | ns | ||
O3 | tw(CLKH) | Pulse duration, CLK high | ((0.475P(1)) - 0.3) | ns | ||
O4 | td(CLK-CSn) | Delay time, CSn active edge to CLK rising edge | 1.8V | ((0.475P(1)) + (0.975M(2)R(4)) + (0.028TD(5)) - 1) | ((0.525P(1)) + (1.025M(2)R(4)) + (0.055TD(5)) + 1) | ns |
3.3V | ((0.475P(1)) + (0.975M(2)R(4)) + (0.028TD(5)) - 1) | ((0.525P(1)) + (1.025M(2)R(4)) + (0.055TD(5)) + 1) | ns | |||
O5 | td(CLK-CSn) | Delay time, CLK rising edge to CSn inactive edge | 1.8V | ((0.475P(1)) + (0.975N(3)R(4)) + (0.055TD(5)) - 1) | ((0.525P(1)) + (1.025N(3)R(4)) + (0.028TD(5)) + 1) | ns |
3.3V, OSPI0 DDR TX; 3.3V, OSPI1 DDR TX |
((0.475P(1)) + (0.975N(3)R(4)) + (0.055TD(5)) - 1) | ((0.525P(1)) + (1.025N(3)R(4)) + (0.028TD(5)) + 1) | ns | |||
O6 | td(CLK-D) | Delay time, CLK active edge to D[i:0] transition(6) | 1.8V, OSPI0 DDR TX; 1.8V, OSPI1 DDR TX |
–7.71 | –1.56 | ns |
3.3V, OSPI0 DDR TX; 3.3V, OSPI1 DDR TX |
–7.71 | –1.56 | ns |