SPRSP62A december 2022 – august 2023 TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
SIGNAL NAME [1] ((3)) | PIN TYPE [2] | DESCRIPTION [3] | ALZ PIN [4] |
---|---|---|---|
DDR1_CKN | IO | DDRSS Differential Clock (negative) | A9 |
DDR1_CKP | IO | DDRSS Differential Clock (positive) | A10 |
DDR1_RESETn | IO | DDRSS Reset | F12 |
DDR1_RET | I | DDR Retention Enable | J10 |
DDR1_CA0 | IO | DDRSS Command Address | C10 |
DDR1_CA1 | IO | DDRSS Command Address | E10 |
DDR1_CA2 | IO | DDRSS Command Address | E9 |
DDR1_CA3 | IO | DDRSS Command Address | B10 |
DDR1_CA4 | IO | DDRSS Command Address | D10 |
DDR1_CA5 | IO | DDRSS Command Address | C9 |
DDR1_CAL0 (1) | A | IO Pad Calibration Resistor | E8 |
DDR1_CKE0 | IO | DDRSS Clock Enable | B9 |
DDR1_CKE1 | IO | DDRSS Clock Enable | D9 |
DDR1_CSn0_0 | IO | DDRSS Chip Select | F9 |
DDR1_CSn0_1 | IO | DDRSS Chip Select | F8 |
DDR1_CSn1_0 | IO | DDRSS Chip Select | F11 |
DDR1_CSn1_1 | IO | DDRSS Chip Select | F10 |
DDR1_DM0 | IO | DDRSS Data Mask | D16 |
DDR1_DM1 | IO | DDRSS Data Mask | E13 |
DDR1_DM2 | IO | DDRSS Data Mask | F7 |
DDR1_DM3 | IO | DDRSS Data Mask | B3 |
DDR1_DQ0 | IO | DDRSS Data | B18 |
DDR1_DQ1 | IO | DDRSS Data | E17 |
DDR1_DQ2 | IO | DDRSS Data | D18 |
DDR1_DQ3 | IO | DDRSS Data | A17 |
DDR1_DQ4 | IO | DDRSS Data | E15 |
DDR1_DQ5 | IO | DDRSS Data | B16 |
DDR1_DQ6 | IO | DDRSS Data | C15 |
DDR1_DQ7 | IO | DDRSS Data | C17 |
DDR1_DQ8 | IO | DDRSS Data | B14 |
DDR1_DQ9 | IO | DDRSS Data | D14 |
DDR1_DQ10 | IO | DDRSS Data | C13 |
DDR1_DQ11 | IO | DDRSS Data | C11 |
DDR1_DQ12 | IO | DDRSS Data | E11 |
DDR1_DQ13 | IO | DDRSS Data | A11 |
DDR1_DQ14 | IO | DDRSS Data | B12 |
DDR1_DQ15 | IO | DDRSS Data | D12 |
DDR1_DQ16 | IO | DDRSS Data | B7 |
DDR1_DQ17 | IO | DDRSS Data | D7 |
DDR1_DQ18 | IO | DDRSS Data | C8 |
DDR1_DQ19 | IO | DDRSS Data | A8 |
DDR1_DQ20 | IO | DDRSS Data | C6 |
DDR1_DQ21 | IO | DDRSS Data | E6 |
DDR1_DQ22 | IO | DDRSS Data | B5 |
DDR1_DQ23 | IO | DDRSS Data | D5 |
DDR1_DQ24 | IO | DDRSS Data | B1 |
DDR1_DQ25 | IO | DDRSS Data | A4 |
DDR1_DQ26 | IO | DDRSS Data | C4 |
DDR1_DQ27 | IO | DDRSS Data | E4 |
DDR1_DQ28 | IO | DDRSS Data | D1 |
DDR1_DQ29 | IO | DDRSS Data | D3 |
DDR1_DQ30 | IO | DDRSS Data | C2 |
DDR1_DQ31 | IO | DDRSS Data | E2 |
DDR1_DQS0N | IO | DDRSS Complimentary Data Strobe | A15 |
DDR1_DQS0P | IO | DDRSS Data Strobe | A16 |
DDR1_DQS1N | IO | DDRSS Complimentary Data Strobe | A12 |
DDR1_DQS1P | IO | DDRSS Data Strobe | A13 |
DDR1_DQS2N | IO | DDRSS Complimentary Data Strobe | A7 |
DDR1_DQS2P | IO | DDRSS Data Strobe | A6 |
DDR1_DQS3N | IO | DDRSS Complimentary Data Strobe | A2 |
DDR1_DQS3P | IO | DDRSS Data Strobe | A3 |