SPRSP62A december 2022 – august 2023 TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 5-1 shows the features of the SoC.
FEATURES(7) | REFERENCE NAME | TDA4VE88 | TDA4AL88 | TDA4VL21 |
---|---|---|---|---|
PROCESSORS AND ACCELERATORS | ||||
Speed Grades | T, N | T, N | H | |
Arm Cortex-A72 Microprocessor Subsystem | Arm A72 | Dual Core | ||
Arm Cortex-R5F | Arm R5F | Hexa Core | Quad Core | |
Lockstep | Optional(1) | |||
Security Management Subsystem | SMS | Yes | ||
Security Accelerators | SA | Yes | ||
C7x Floating Point, Vector DSP | C7x DSP | Dual Core | ||
Deep Learning Accelerator | MMA | Yes | ||
Graphics Accelerator IMG BXS-4-64 | GPU | Yes | No | Yes |
Depth and Motion Processing Accelerators | DMPAC | Yes | ||
Vision Processing Accelerators | VPAC | Yes | ||
Video Encoder/Decoder | VENC/VDEC | Enc/Dec | Enc only | Enc/Dec |
SAFETY AND SECURITY | ||||
Safety Targeted | Safety | Optional(1) | ||
Device Security | Security | Optional(2) | ||
AEC-Q100 Qualified | Q1 | Optional(3) | ||
PROGRAM AND DATA STORAGE | ||||
On-Chip Shared Memory (RAM) in MAIN Domain | OCSRAM | 2x512KB SRAM | 1x512KB SRAM | |
On-Chip Shared Memory (RAM) in MCU Domain | MCU_MSRAM | 1MB SRAM | ||
Multicore Shared Memory Controller | MSMC | 4MB (On-Chip SRAM with ECC) | ||
LPDDR4 DDR Subsystem | DDRSS0(4) | Up to 8GB (32-bit data) with inline ECC | ||
DDRSS1(4) | Up to 8GB (32-bit data) with inline ECC | No(9) | ||
SECDED | 7-Bit | |||
General-Purpose Memory Controller | GPMC | Up to 1GB with ECC | ||
PERIPHERALS | ||||
Display Subsystem | DSS | Yes | ||
DSI 4L TX | 2 | 1(11) | ||
eDP 4L | 1 | 0 | 1 | |
DPI | 1 | |||
Modular Controller Area Network Interface with Full CAN-FD Support | MCAN | 20 | ||
General-Purpose I/O | GPIO | 155 | ||
Inter-Integrated Circuit Interface | I2C | 10 | ||
Improved Inter-Integrated Circuit Interface | I3C | 1 | ||
Analog-to-Digital Converter | ADC | 2 | ||
Capture Subsystem with Camera Serial Interface (CSI2) | CSI2.0 4L RX | 2 | ||
CSI2.0 4L TX | 2 | |||
Multichannel Serial Peripheral Interface | MCSPI | 11 | ||
Multichannel Audio Serial Port | MCASP0 | 16 Serializers | ||
MCASP1 | 5 Serializers | |||
MCASP2 | 5 Serializers | |||
MCASP3 | 3 Serializers | |||
MCASP4 | 5 Serializers | |||
MultiMedia Card/ Secure Digital Interface | MMCSD0 | eMMC (8-bits) | ||
MMCSD1 | SD/SDIO (4-bits) | |||
Universal Flash Storage | UFS 2L | No | ||
Flash Subsystem (FSS) | OSPI0 | 8-bits(6) | ||
OSPI1(8) | 4-bits | |||
HyperBus | Yes(6) | |||
4x PCI Express Port with Integrated PHY | PCIE0 | Up to Four Lanes(5) | ||
Hyperlink | HYP | No(10) | ||
Gigabit Ethernet Interface | MCU | 1x RGMII or RMII | ||
Main | 1x RGMII or RMII | |||
General-Purpose Timers | TIMER | 30 | ||
Enhanced High Resolution Pulse-Width Modulator Module | eHRPWM | 6 | ||
Enhanced Capture Module | eCAP | 3 | ||
Enhanced Quadrature Encoder Pulse Module | eQEP | 3 | ||
Universal Asynchronous Receiver and Transmitter | UART | 12 | ||
Universal Serial Bus (USB3.1) SuperSpeed Dual-Role-Device (DRD) Ports with SS PHY | USB0 | Yes(5) |