SNLS697A April 2021 – February 2023 TDES954
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | PIN OR FREQUENCY | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
LVCMOS I/O | |||||||
tCLH | LVCMOS low-to-high transition time | V(VDDIO) = 1.71 to 1.89 V = VDD18 ±50 mV OR V(VDDIO) = 3V to 3.6 V, CL = 8pF | GPIO[6:0] | 2.5 | ns | ||
tCHL | LVCMOS high-to-low transition time | 2.5 | ns | ||||
tPDB | PDB reset pulse width | Voltage supplies applied and stable | PDB | 2 | ms | ||
V3LINK RECEIVER INPUT | |||||||
VIN | Single ended input voltage | Coaxial configuration, attenuation = 21.6 dB @ 2.1 GHz | RIN0+, RIN1+ | 40 | mV | ||
VID | Differential input voltage | STP configuration, attenuation = 19.2 dB @ 2.1 GHz | RIN0+, RIN0-, RIN1+, RIN1- | 80 | mV | ||
tDDLT | Deserializer data lock time | CSI mode paired with TSER953, coaxial cable, attenuation = 21.6 dB @ 2.1GHz | AEQ full range 0x00 to 0x3F, SFILTER_CFG =0xA9 | 20 | 300 | ms | |
tDDLT | CSI mode paired with TSER953, coaxial cable, attenuation = 21.6 dB @ 2.1GHz | AEQ range +/- 3, SFILTER_CFG = 0xA9 | 15 | 30 | ms | ||
tDDLT | RAW mode paired with DVP Mode Serializer, coaxial cable, attenuation = 14 dB @ 1 GHz | AEQ full range 0x00 to 0x3F, SFILTER_CFG = 0xA9 | 15 | 200 | ms | ||
tDDLT | RAW mode paired with DVP Mode Serializer, coaxial cable, attenuation = 14 dB @ 1 GHz | AEQ range +/- 3, SFILTER_CFG = 0xA9 | 15 | 30 | ms | ||
tIJIT | Input Jitter | CSI-2 mode paired with TSER953, coaxial configuration (attenuation = 21.6 dB) or STP configuration (attenuation = 19.2 dB) @ 2.1 GHz | Jitter Frequency > V3LINK_PLCK/15 | 0.4 | UI | ||
V3LINK BI-DIRECTIONAL CONTROL CHANNEL | |||||||
EH-BC | Back channel output eye height | Coaxial configuration, fBC = 52 MHz | RIN0+, RIN1+ | 130 | 160 | mV | |
STP configuration, fBC = 52 MHz | RIN0+, RIN0-, RIN1+, RIN1- | 260 | 320 | mV | |||
EW-BC | Back channel output eye width | Coaxial or STP configuration, fBC = 52 MHz | RIN0+, RIN0-, RIN1+, RIN1- | 0.7 | 0.8 | UI | |
fBC | Back channel datarate(1) | Synchronous CSI-2 input mode, default register settings | Signal applied to REFCLK input | 2× REFCLK | Mbps | ||
No signal present at REFCLK input | 46 | 56 | Mbps |