SNLS746 June 2024 TDP2044
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Secondary Mode | ||||||
tSP | Pulse width of spikes which must be suppressed by the input filter |
50 | ns | |||
tHD-STA | Hold time (repeated) START condition. After this period, the first clock pulse is generated |
0.6 | µs | |||
tLOW | LOW period of the SCL clock | 1.3 | µs | |||
THIGH | HIGH period of the SCL clock | 0.6 | µs | |||
tSU-STA | Setup time for a repeated START condition |
0.6 | µs | |||
tHD-DAT | Data hold time | 0 | µs | |||
TSU-DAT | Data setup time | 0.1 | µs | |||
tr | Rise time of both SDA and SCL signals | Pullup resistor = 4.7kΩ, Cb = 10pF | 120 | ns | ||
tf | Fall time of both SDA and SCL signals | Pullup resistor = 4.7kΩ, Cb = 10pF | 2 | ns | ||
tSU-STO | Setup time for STOP condition | 0.6 | µs | |||
tBUF | Bus free time between a STOP and START condition |
1.3 | µs | |||
tVD-DAT | Data valid time | 0.9 | µs | |||
tVD-ACK | Data valid acknowledge time | 0.9 | µs | |||
Cb | Capacitive load for each bus line | 400 | pF | |||
Primary Mode | ||||||
fSCL-M | SCL clock frequency | 303 | kHz | |||
tLOW-M | SCL low period | 1.90 | µs | |||
THIGH-M | SCL high period | 1.40 | µs | |||
tSU-STA-M | Setup time for a repeated START condition |
2 | µs | |||
tHD-STA-M | Hold time (repeated) START condition. After this period, the first clock pulse is generated |
1.5 | µs | |||
TSU-DAT-M | Data setup time | 1.4 | µs | |||
tHD-DAT-M | Data hold time | 0.5 | µs | |||
tR-M | Rise time of both SDA and SCL signals | Pullup resistor = 4.7kΩ, Cb = 10pF | 120 | ns | ||
TF-M | Fall time of both SDA and SCL signals | Pullup resistor = 4.7kΩ, Cb = 10pF | 2 | ns | ||
tSU-STO-M | Stop condition setup time | 1.5 | µs | |||
EEPROM Timing | ||||||
TEEPROM | EEPROM configuration load time | Time to assert DONEn after READ_EN_N has been asserted. | 7.5 | ms | ||
TPOR | Time to first SMBus access | Power supply stable after initial ramp. Includes initial power-on reset time. | 50 | ms |