SNLS766 July 2024 TDP20MB421
PRODUCTION DATA
If MODE = L2 (SMBus / I2C secondary control mode), the TDP20MB421 is configured for best signal integrity through a standard I2C or SMBus interface operates up to 400kHz. Pin strap settings determines the secondary address of the TDP20MB421 on the ADDR and MODE pins. Table 6-4 provides the eight possible secondary addresses (7-bit) for each channel banks of the device. In SMBus and I2C modes, the SCL and SDA pins connect to a 3.3V supply through a pullup resistor. The value of the resistor depends on the total bus capacitance. 4.7kΩ is a good first approximation for a bus capacitance of 10pF.
MODE | ADDR | 7-bit Secondary Address Channels 2-3 | 7-bit Secondary Address Channels 0-1 |
---|---|---|---|
L1 | L0 | 0x18 | 0x19 |
L1 | L1 | 0x1A | 0x1B |
L1 | L2 | 0x1C | 0x1D |
L1 | L3 | 0x1E | 0x1F |
X | L4 | Reserved | Reserved |
L2 | L0 | 0x20 | 0x21 |
L2 | L1 | 0x22 | 0x23 |
L2 | L2 | 0x24 | 0x25 |
L2 | L3 | 0x26 | 0x27 |
The TDP20MB421 has two types of registers:
The TDP20MB421 features two banks of channels, Bank 0 (Channels 2-3) and Bank 1 (Channels 0-1), each feature a separate register set and require a unique SMBus secondary address.
Channel Registers Base Address | Channel Bank 0 Access | Channel Bank 1 Access |
---|---|---|
0x00 | Channel 3 registers | Channel 1 registers |
0x20 | Channel 3 registers | Channel 1 registers |
0x40 | Channel 2 registers | Channel 0 registers |
0x60 | Channel 2 registers | Channel 0 registers |
0x80 | Broadcast write channel Bank 0 registers, read channel 3 registers | Broadcast write channel Bank 1 registers, read channel 1 registers |
0xE0 | Bank 0 Share registers | Bank 1 Share registers |