at VVS = ±15 V,
TA = 25°C, VVOCM = VVICM = 0 V, RF =
2 kΩ, RL = 10 kΩ, gain = –1 V/V, and VPD
= VVS+ (unless otherwise noted)
![Input
Offset Voltage Histogram GUID-20210224-CA0I-G1KC-PHT1-C2HLTWQLB1ZG-low.png](/ods/images/SBOS932C/GUID-20210224-CA0I-G1KC-PHT1-C2HLTWQLB1ZG-low.png)
VS = ±1.5 V, N = 190, mean = –2.66 µV,
std dev = 8.81 µV |
Figure 6-1 Input
Offset Voltage Histogram
Figure 6-3 Input
Offset Voltage Drift Histogram
Figure 6-5 Output Common Mode Voltage Offset
Figure 6-7 Input Bias Current vs Supply Voltage
Figure 6-9 Current Noise vs Frequency
Figure 6-11 Total
Harmonic Distortion + Noise vs Amplitude
Figure 6-13 Closed-Loop Gain vs Frequency
Figure 6-15 Common-Mode Rejection Ratio vs Temperature
Figure 6-17 Power-Supply Rejection Ratio vs Temperature
Figure 6-19 Output Impedance vs Frequency
Figure 6-21 Quiescent Current vs Temperature
Figure 6-23 Input
Offset Voltage vs
Input Common-Mode
Voltage
Figure 6-25 Small-Signal Overshoot vs Capacitive Load
Figure 6-27 Small-Signal Step Response, Falling
Figure 6-29 Output Slew Rate vs Supply Voltage
Figure 6-31 Open-Loop Gain vs Ouput Delta From Supply
Figure 6-33 Large-Signal Step Response
Figure 6-35 Output Common-Mode Step Response, Falling
Figure 6-37 Power-Down Time (
PD Low to High)
Figure 6-39 Output Negative Overload Recovery![Input
Offset Voltage Histogram GUID-20210224-CA0I-TLF1-STTG-Z37HDX02FPBR-low.svg](/ods/images/SBOS932C/GUID-20210224-CA0I-TLF1-STTG-Z37HDX02FPBR-low.svg)
VS = ±15 V, N = 120, mean = –1.13 µV,
std dev = 5.61 µV |
Figure 6-2 Input
Offset Voltage Histogram![Output Common-Mode Offset Voltage GUID-0B967274-7B1B-43C4-BF2E-186FAAD90C69-low.gif](/ods/images/SBOS932C/GUID-0B967274-7B1B-43C4-BF2E-186FAAD90C69-low.gif)
VS = ±18 V, VOCM = floating |
Figure 6-4 Output Common-Mode Offset Voltage
Figure 6-6 Input
Bias Current vs Input Common-Mode Voltage
Figure 6-8 Input-Referred Voltage Noise vs Frequency![Total Harmonic Distortion + Noise vs Frequency GUID-C0E0ED4B-E76E-4D24-BE8B-A62D1B30EF41-low.gif](/ods/images/SBOS932C/GUID-C0E0ED4B-E76E-4D24-BE8B-A62D1B30EF41-low.gif)
VOUT = 3 VRMS, VS = ±15 V |
Figure 6-10 Total Harmonic Distortion + Noise vs Frequency
Figure 6-12 Open-Loop Gain vs Frequency
Figure 6-14 Common-Mode Rejection Ratio vs Frequency
Figure 6-16 Power-Supply Rejection Ratio vs Frequency
Figure 6-18 Maximum Output Voltage vs Frequency
Figure 6-20 Quiescent Current vs Supply Voltage
Figure 6-22 Quiescent Current vs
Power-Down Delta
From Supply Voltage
Figure 6-24 Output Voltage vs Output Current
Figure 6-26 Small-Signal Overshoot vs Capacitive Load
Figure 6-28 Small-Signal Step Response, Rising
Figure 6-30 Output Voltage vs Output Current
Figure 6-32 Short-Circuit Current vs Temperature
Figure 6-34 Output Common-Mode Step Response, Rising
Figure 6-36 Output Settling Time to ±0.01%
Figure 6-38 Power-Down Time (
PD High to Low)
Figure 6-40 Output Positive Overload Recovery