SLOS375B August 2014 – February 2024 THS4541
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
In this example design, an impedance matched input assuming a 50-Ω source is implemented with a dc-coupled gain of 2 V/V to the ADC. This configuration effectively reduces the required full-scale input to ±0.5 V for a 2-VPP full-scale input ADC. Add a low insertion-loss interstage filter to the ADC to control the broadband noise where the goal is to show minimal SNR reduction in the FFT, as well as minimal degradation in SFDR performance.