SBOS831B December 2016 – June 2021 THS4552
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST LEVEL(1) | |||
---|---|---|---|---|---|---|---|---|---|
AC PERFORMANCE | |||||||||
SSBW | Small-signal bandwidth | VOUT = 20 mVPP, G = 1, peaking (< 1.0 dB) | 150 | MHz | C | ||||
VOUT = 20 mVPP, G = 2 | 75 | C | |||||||
VOUT = 20 mVPP, G = 10 | 15 | C | |||||||
GBP | Gain-bandwidth product | VOUT = 20 mVPP, G = 100 | 135 | MHz | C | ||||
LSBW | Large-signal bandwidth | VOUT = 2 VPP, G = 1 | 37 | MHz | C | ||||
Bandwidth for 0.1-dB flatness | VOUT = 2 VPP, G = 1 | 15 | MHz | C | |||||
SR | Slew rate(2) | VOUT = 4 VPP, full-power bandwidth (FPBW), RL = 1 kΩ | 220 | V/µs | C | ||||
tR, tF | Rise and fall time | VOUT = 0.5 V step, G = 1, input tR = 2 ns | 6 | ns | C | ||||
tSETTLE | Settling time | To 0.1%, VOUT = 0.5 V step, input tR = 2 ns, G = 1 | 30 | ns | C | ||||
To 0.01%,VOUT = 0.5 V step, input tR = 2 ns, G = 1 | 50 | C | |||||||
Overshoot and undershoot | VOUT = 0.5 V step G = 1, input tR = 2 ns | 8% | C | ||||||
HD2 | Second-order harmonic distortion | f = 100 kHz, VOUT = 2 VPP, G = 1, RL = 1 kΩ | –128 | dBc | C | ||||
f = 100 kHz, VOUT = 8 VPP, G = 1, RL = 1 kΩ | –124 | C | |||||||
HD3 | Third-order harmonic distortion | f = 100 kHz, VOUT = 2 VPP, G = 1, RL = 1 kΩ | –139 | dBc | C | ||||
f = 100 kHz, VOUT = 8 VPP, G = 1, RL = 1 kΩ | –131 | C | |||||||
Input voltage noise | f > 500 Hz, 1/f < 150 Hz | 3.3 | nV/√ Hz | C | |||||
Input current noise | f > 20 kHz, 1/f <10 kHz | 0.5 | pA/√ Hz | C | |||||
Overdrive recovery time | G = 2, 2X output overdrive, dc coupled | 50 | ns | C | |||||
Closed-loop output impedance | f = 100 kHz (differential), G = 1 | 0.02 | Ω | C | |||||
Channel-to-channel crosstalk | 2 VPP output on one channel, 1 MHz | –80 | dBc | C | |||||
DC PERFORMANCE(5) | |||||||||
AOL | Open-loop voltage gain | ±3 V differential-to-differential, 1 kΩ load | 105 | 125 | dB | A | |||
VIO | Input-referred offset voltage | TA = 25°C | –175 | ±50 | 175 | µV | A | ||
TA = 0°C to +70°C | –225 | 265 | B | ||||||
TA = –40°C to +85°C | –295 | 295 | B | ||||||
TA = –40°C to +125°C | –295 | 375 | B | ||||||
Input offset voltage drift(3) | TA = –40°C to +125°C (PW package) | –2.0 | ±0.45 | 2.0 | µV/°C | B | |||
Channel-to-channel input offset voltage mismatch | TA = 25°C (PW package) | –250 | 250 | µV | A | ||||
Input offset voltage drift mismatch | TA = –40°C to +125°C (PW package) | –2.7 | 2.7 | µV/°C | B | ||||
IIB | Input bias current (positive current out-of-node) | TA = 25°C | 1.0 | 1.5 | µA | A | |||
TA = 0°C to +70°C | 1.73 | B | |||||||
TA = –40°C to +85°C | 1.80 | B | |||||||
TA = –40°C to +125°C | 2.0 | B | |||||||
Input bias current drift(3) | TA = –40°C to +125°C | 2 | 3.3 | 5.0 | nA/°C | B | |||
DC PERFORMANCE (continued) | |||||||||
IOS | Input offset current | TA = 25°C | –50 | ±10 | 50 | nA | A | ||
TA = 0°C to +70°C | –57 | 63 | B | ||||||
TA = –40°C to +85°C | –68 | 67 | B | ||||||
TA = –40°C to +125°C | –68 | 78 | B | ||||||
Input offset current mismatch | TA = 25°C | –65 | 65 | nA | D | ||||
Input offset current drift(3) | TA = –40°C to +125°C (PW package) | –240 | ±20 | 240 | pA/°C | B | |||
Offset current drift mismatch | TA = –40°C to +125°C (PW package) | –260 | ±20 | 260 | pA/°C | B | |||
INPUT | |||||||||
Common-mode input, low | > 90 dB CMRR at input range limits | TA = 25°C | (VS–) – 0.2 | (VS–) – 0.1 | V | A | |||
TA = –40°C to +125°C | (VS–) – 0.1 | VS– | B | ||||||
Common-mode input, high | > 90-dB CMRR at input range limits | TA = 25°C | (VS+) – 1.2 | (VS+) – 1.1 | V | A | |||
TA = –40°C to +125°C | (VS+) – 1.3 | (VS+) – 1.2 | B | ||||||
CMRR | Common-mode rejection ratio | Input pins at [(VS+) – (VS–)] / 2 | 93 | 110 | dB | A | |||
Input impedance differential mode | Input pins at [(VS+) – (VS–)] / 2 | 100 || 1.2 | kΩ || pF | C | |||||
OUTPUT | |||||||||
Output voltage, low | TA = 25°C | (VS–) + 0.2 | (VS–) + 0.23 | V | A | ||||
TA = –40°C to +125°C | (VS–) + 0.2 | (VS–) + 0.22 | B | ||||||
Output voltage, high | TA = 25°C | (VS+) – 0.23 | (VS+) – 0.2 | V | A | ||||
TA = –40°C to +125°C | (VS+) – 0.22 | (VS+) – 0.2 | B | ||||||
Continuous output current | TA = 25°C, ±2.5 V, RL= 40 Ω, VOCM offset < ±20 mV | ±60 | ±65 | mA | A | ||||
TA = –40°C to +125°C, ±2.1 V, RL= 40 Ω, VOCM offset < ±20 mV | ±50 | B | |||||||
Linear output current | TA = 25°C, ±2.1 V, RL= 50 Ω, AOL > 80 dB | ±40 | ±45 | mA | A | ||||
TA = –40°C to +125°C, ±1.6 V, RL= 50 Ω, AOL > 80 dB | ±30 | B | |||||||
POWER SUPPLY | |||||||||
Specified operating voltage | 2.7 | 5 | 5.4 | V | B | ||||
IQ | Quiescent operating current per channel | TA ≈ 25°C(6), VS+ = 5 V | 1.28 | 1.37 | 1.44 | mA | A | ||
TA = –40°C to +125°C, VS+ = 5 V | 0.97 | 1.92 | B | ||||||
Supply current at maximum operating supply per channel | TA = 25°C, VS+ = 5.4 V | 1.33 | 1.36 | 1.46 | mA | D | |||
dIQ/dT | Quiescent current temperature coefficient per channel | VS+ = 5 V | 2.4 | 3.9 | 5.4 | µA/°C | B | ||
±PSRR | Power-supply rejection ratio | Either supply pin to differential VOUT | 93 | 110 | dB | A | |||
POWER-DOWN | |||||||||
Enable voltage threshold | Specified on above (VS–) + 1.15 V | (VS–) + 1.15 | V | A | |||||
Disable voltage threshold | Specified off below (VS–) + 0.55 V | (VS–) + 0.55 | V | A | |||||
Disable pin bias current | PD = VS– → VS+ | –100 | ±10 | 100 | nA | A | |||
Power-down quiescent current | Disable logic at (VS–) + 0.55 V | –2 | 1 | 5 | µA | A | |||
Disable logic at (VS–) | –2 | 1 | 5 | A | |||||
tON | Turn-on time delay | Time from PD = low to VOUT = 90% of final value | 700 | ns | C | ||||
tOFF | Turn-off time delay | Time from PD = low to VOUT = 10% of final value | 100 | ns | C | ||||
OUTPUT COMMON-MODE VOLTAGE (VOCM) CONTROL(4) (see Figure 7-5) | |||||||||
SSBW | Small-signal bandwidth | VOCM = 100 mVPP at the control pin | 40 | MHz | C | ||||
LSBW | Large-signal bandwidth | VOCM = 1 VPP at the control pin | 8 | MHz | C | ||||
SR | Slew rate(2) | From 1-VPP LSBW | 18 | V/µs | C | ||||
Output common-mode noise (≥ 2 kHz) | VOCM pin driven from low impedance | 15 | nV/√ Hz | C | |||||
Gain | VOCM control pin input to output average voltage (see Figure 7-5) | 0.997 | 0.999 | 1.001 | V/V | A | |||
Input bias current | –100 | ±10 | 100 | nA | A | ||||
DC output balance (differential mode to common-mode output) | VOUT = ±1 V | 85 | dB | C | |||||
Output balance | SSBW | VOUT = 100 mVPP (output balance drops –3 dB from the 85-dB dc level) | 300 | kHz | C | ||||
LSBW | VOUT = 2 VPP (output balance drops –3 dB from the 85-dB dc level) | 300 | C | ||||||
Input impedance (VOCM pin input) | 150 || 7 | kΩ || pF | C | ||||||
Default voltage offset from [(VS+) – (VS–)] / 2 | VOCM pin open | –15 | ±2 | 15 | mV | A | |||
Default voltage offset drift from [(VS+) – (VS–)] / 2 | TA = –40°C to +125°C | 15 | 35 | 55 | µA/°C | B | |||
CM VOS | Common-mode offset voltage | VOCM pin driven to [(VS+) – (VS–)] / 2 | TA = 25°C | –5.0 | ±1 | 5.0 | mV | A | |
TA = 0°C to +70°C | –5.25 | 5.5 | B | ||||||
TA = –40°C to +85°C | –5.7 | 5.6 | B | ||||||
TA = –40°C to +125°C | –5.7 | 6.0 | B | ||||||
Common-mode offset voltage drift(3) | TA = –40°C to +125°C | –10 | ±2 | 10 | µV/°C | B | |||
Common-mode headroom to negative supply –PSRR test (supply to VOD) | –PSRR > 80 dB | 0.55 | V | D | |||||
Common-mode loop supply headroom to negative supply | < ±15 mV shift from midsupply CM VOS | TA = 25°C | 0.55 | V | A | ||||
TA = 0°C to +70°C | 0.6 | B | |||||||
TA = –40°C to +85°C | 0.65 | B | |||||||
TA = –40°C to +125°C | 0.7 | B | |||||||
Common-mode headroom to positive supply +PSRR test (supply to VOD) | +PSRR > 80 dB | 1.2 | V | D | |||||
Common-mode loop supply headroom to positive supply | < ±15 mV shift from mid-supply CM VOS | TA = 25°C | 1.2 | V | A | ||||
TA = 0°C to 70°C | 1.25 | B | |||||||
TA = –40°C to +85°C | 1.3 | B | |||||||
TA = –40°C to +125°C | 1.3 | B |