SLLSFQ4A September 2022 – March 2023 THVD1424
PRODUCTION DATA
THVD1424 has H/F pin which allows it to be used in half-duplex or full duplex networks. Functional operation of H/F pin is described in table.
Signal state | Driver | Receiver | Comment |
---|---|---|---|
H/F = VIO | Driver output pins are Y and Z | Receiver input pins are Y and Z | Half duplex mode: Driver and receiver share same bus pins, and device state is controlled by DE and RE pins |
H/F = GND | Driver output pins are Y and Z | Receiver input pins are A and B | Full duplex mode: This is the default state of the device in case H/F is floating. |
When the driver enable pin, DE, is logic high, the differential outputs Y and Z follow the logic states at data input D. A logic high at D causes Y to turn high and Z to turn low. In this case, the differential output voltage defined as VOD = VY – VZ is positive. When D is low, the output states reverse, Z turns high, Y becomes low, and VOD is negative.
When DE is low, both outputs turn high-impedance. In this condition, the logic state at D is irrelevant. The DE pin has an internal pull-down resistor to ground; thus, when left open, the driver is disabled (high-impedance) by default. The D pin has an internal pull-up resistor to VIO, thus, when left open while the driver is enabled, output Y turns high and Z turns low.
INPUT | ENABLE | OUTPUTS | FUNCTION | |
---|---|---|---|---|
D | DE | Y | Z | |
H | H | H | L | Actively drive bus high |
L | H | L | H | Actively drive bus low |
X | L | Z | Z | Driver disabled |
X | OPEN | Z | Z | Driver disabled by default |
OPEN | H | H | L | Actively drive bus high by default |
When the receiver enable pin, RE, is logic low, the receiver is enabled. When the differential input voltage defined as VID = VA – VB in case of full duplex mode (or VY - VZ in case of half duplex mode) is positive and higher than the positive input threshold, VTH+, the receiver output, R, turns high. When VID is negative and lower than the negative input threshold, VTH-, the receiver output, R, turns low. If VID is between VTH+ and VTH-, the output is indeterminate.
When RE is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of VID are irrelevant. Internal biasing of the receiver inputs causes the output R to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).
DIFFERENTIAL INPUT | ENABLE | OUTPUT | FUNCTION |
---|---|---|---|
VID = VA – VB (full duplex mode) or VY – VZ (half duplex mode) | RE | R | |
VTH+ < VID | L | H | Receive valid bus high |
VTH- < VID < VTH+ | L | ? | Indeterminate bus state |
VID < VTH- | L | L | Receive valid bus low |
X | H | Z | Receiver disabled |
X | OPEN | Z | Receiver disabled by default |
Open-circuit bus | L | H | Fail-safe high output |
Short-circuit bus | L | H | Fail-safe high output |
Idle (terminated) bus | L | H | Fail-safe high output |