SLLS177I March 1994 – March 2021 TL16C550C
PRODUCTION DATA
ALT. SYMBOL | FIGURE | TEST CONDITIONS | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
tcR | Cycle time, read (tw7 + td8 + td9) | RC | 87 | ns | |||
tcW | Cycle time, write (tw6 + td5 + td6) | WC | 87 | ns | |||
tw1 | Pulse duration, clock high | tXH | 5 | f = 16 MHz Max, VCC = 5 V |
25 | ns | |
tw2 | Pulse duration, clock low | tXL | |||||
tw5 | Pulse duration, ADS low | tADS | 6.7 | 9 | ns | ||
tw6 | Pulse duration, WR | tWR | 6 | 40 | ns | ||
tw7 | Pulse duration, RD | tRD | 7 | 40 | ns | ||
tw8 | Pulse duration, MR | tMR | 1 | ns | |||
tsu1 | Setup time, address valid before ADS↑ | tAS | 6.7 | 8 | ns | ||
tsu2 | Setup time, CS valid before ADS↑ | tCS | |||||
tsu3 | Setup time, data valid before WR1↑ or WR2↓ | tDS | 6 | 15 | ns | ||
tsu4 | Setup time, CTS↑ before midpoint of stop bit | 17 | 10 | ns | |||
th1 | Hold time, address low after ADS↑ | tAH | 6.7 | 0 | ns | ||
th2 | Hold time, CS valid after ADS↑ | tCH | |||||
th3 | Hold time, CS valid after WR1↑ or WR2↓ | tWCS | 6 | 10 | ns | ||
th4 | Hold time, address valid after WR1↑ or WR2↓ | tWA | |||||
th5 | Hold time, data valid after WR1↑ or WR2↓ | tDH | 6 | 5 | ns | ||
th6 | Hold time, chip select valid after RD1↑or RD2↓ | tRCS | 7 | 10 | ns | ||
th7 | Hold time, address valid after RD1↑ or RD2↓ | tRA | 7 | 20 | ns | ||
td4(1) | Delay time, CS valid before WR1↓ or WR2↑ | tCSW | 6 | 7 | ns | ||
td5(1) | Delay time, address valid before WR1↓ or WR2↑ | tAW | |||||
td6(1) | Delay time, write cycle, WR1↑ or WR2↓ to ADS↓ | tWC | 6 | 40 | ns | ||
td7(1) | Delay time, CS valid to RD1↓ or RD2↑ | tCSR | 7 | 7 | ns | ||
td8(1) | Delay time, address valid to RD1↓ or RD2↑ | tAR | |||||
td9 | Delay time, read cycle, RD1↑ or RD2↓ to ADS↓ | tRC | 7 | 40 | ns | ||
td10 | Delay time, RD1↓ or RD2↑ to data valid | tRVD | 7 | CL = 75 pF | 45 | ns | |
td11 | Delay time, RD1↑ or RD2↓ to floating data | tHZ | 7 | CL = 75 pF | 20 | ns |