SLLSF10 December 2019 TL16C750E
PRODUCTION DATA.
The FIFO ready register provides realtime status of the transmit and receive FIFOs. Table 26 shows the FIFO ready register bit settings. The trigger level mentioned in Table 26 refers to the setting in either FCR (when TLR value is 0), or TLR (when it has a nonzero value).
BIT | BIT SETTINGS |
---|---|
0 | 0 = There are fewer than a TX trigger level number of spaces available in the TX FIFO.
1 = There are at least a TX trigger level number of spaces available in the TX FIFO. |
3:1 | Unused, always 0. |
4 | 0 = There are fewer than a RX trigger level number of characters in the RX FIFO.
1 = The RX FIFO has more than a RX trigger level number of characters available for reading or a timeout condition has occurred. |
7:5 | Unused, always 0 |
The FIFORdy register is a read only register and can be accessed when the UART is selected. CS = 0, MCR[2] (FIFORdy Enable) is a logic 1, and loopback is disabled. Its address is 111.