SLLSF10 December 2019 TL16C750E
PRODUCTION DATA.
This 8-bit register is used to store the transmit and received FIFO trigger levels used for DMA and interrupt generation. Trigger levels from 8 to 120 can be programmed with a granularity of 8. Table 25 shows trigger level register bit settings.
BIT | BIT SETTINGS |
---|---|
3:0 | Transmit FIFO trigger levels (8 to 120), number of spaces available |
7:4 | RCV FIFO trigger levels (8 to 120), number of characters available |
TLR can be written to only when EFR[4] = 1 and MCR[6] = 1. If TLR[3:0] or TLR[7:4] are 0, then the selectable trigger levels via the FIFO control register (FCR) are used for the transmit and receive FIFO trigger levels. Trigger levels from 8 to 120 bytes are available with a granularity of 8. The TLR should be programmed for N / 8, where N is the desired trigger level.