SLLS890C August 2008 – April 2024 TL28L92
PRODUCTION DATA
When the I/M pin is connected to GND (ground), the operation of the TL28L92 switches to the bus interface compatible with the Motorola bus interfaces. Several of the pins change their function as follows:
The interrupt vector is enabled and the interrupt vector is placed on the data bus when IACKN is asserted LOW. The interrupt vector register is located at address 0xC. The contents of this register are set to 0x0F on the application of RESETN.
The generation of DACKN uses two positive edges of the X1 clock as the DACKN delay from the falling edge of CEN. If the CEN is withdrawn before two edges of the X1 clock occur, the generation of DACKN is terminated. Systems not strictly requiring DACKN may use the 68xxx mode with the bus timing of the 80xxx mode greatly decreasing the bus cycle time.