SBAS846 November 2017 TLA2021 , TLA2022 , TLA2024
PRODUCTION DATA.
The TLA202x have two registers that are accessible through the I2C interface using the register pointer (RP). The conversion data register contains the result of the last conversion and the configuration register changes the TLA202x operating modes and queries the status of the device. Table 5 lists the access codes for the TLA202x.
Access Type | Code | Description |
---|---|---|
R | R | Read |
R-W | R/W | Read or write |
W | W | Write |
-n | Value after reset or the default value |
The 16-bit conversion data register contains the result of the last conversion in binary two's-complement format. Following power-up, the conversion data register clears to 0, and remains at 0 until the first conversion is complete.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 |
R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h | R-0h |
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
D3 | D2 | D1 | D0 | RESERVED | |||
R-0h | R-0h | R-0h | R-0h | R-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15:4 | D[11:0] | R | 000h |
12-bit conversion result |
3:0 | Reserved | R | 0h |
Always reads back 0h |
The 16-bit configuration register controls the operating mode, input selection, data rate, and full-scale range.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |
OS | MUX[2:0] | PGA[2:0] | MODE | |||||
R/W-1h | R/W-0h | R/W-2h | R/W-1h | |||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
DR[2:0] | RESERVED | |||||||
R/W-4h | R/W-03h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | OS | R/W | 1h |
Operational Status or Single-Shot Conversion Start This bit determines the operational status of the device. OS can only be written when in a power-down state and has no effect when a conversion is ongoing. When writing: 0 : No effect 1 : Start a single conversion (when in a power-down state) When reading: 0 : The device is currently performing a conversion 1 : The device is not currently performing a conversion (default) |
14:12 | MUX[2:0] | R/W | 0h |
Input Multiplexer Configuration (TLA2024 only) These bits configure the input multiplexer. These bits serve no function on the TLA2021 and TLA2022 and are always set to 000. 000 : AINP = AIN0 and AINN = AIN1 (default) 001 : AINP = AIN0 and AINN = AIN3 010 : AINP = AIN1 and AINN = AIN3 011 : AINP = AIN2 and AINN = AIN3 100 : AINP = AIN0 and AINN = GND 101 : AINP = AIN1 and AINN = GND 110 : AINP = AIN2 and AINN = GND 111 : AINP = AIN3 and AINN = GND |
11:9 | PGA[2:0] | R/W | 2h |
Programmable Gain Amplifier Configuration (TLA2022 and TLA2024 Only) These bits set the FSR of the programmable gain amplifier. These bits serve no function on the TLA2021 and are always set to 010. 000 : FSR = ±6.144 V(1) 001 : FSR = ±4.096 V(1) 010 : FSR = ±2.048 V (default) 011 : FSR = ±1.024 V 100 : FSR = ±0.512 V 101 : FSR = ±0.256 V 110 : FSR = ±0.256 V 111 : FSR = ±0.256 V |
8 | MODE | R/W | 1h |
Operating Mode This bit controls the operating mode. 0 : Continuous-conversion mode 1 : Single-shot conversion mode or power-down state (default) |
7:5 | DR[2:0] | R/W | 4h |
Data Rate These bits control the data rate setting. 000 : DR = 128 SPS 001 : DR = 250 SPS 010 : DR = 490 SPS 011 : DR = 920 SPS 100 : DR = 1600 SPS (default) 101 : DR = 2400 SPS 110 : DR = 3300 SPS 111 : DR = 3300 SPS |
4:0 | Reserved | R/W | 03h | Always write 03h |