SLVSEB3A June 2018 – January 2019 TLC6946 , TLC6948
PRODUCTION DATA.
PIN | I/O | DESCRIPTION | ||
---|---|---|---|---|
NAME | NO. | |||
DBQ | RGE | |||
GCLK | 21 | 20 | I | Grayscale (GS) pulse-width modulation (PWM) reference-clock-signal input pin. In the default operating mode, each GCLK rising edge increments the GS counter for PWM control. GCLK supports dual-edge operation. |
GND | 1 | 10 | — | Power-ground reference |
IREF | 23 | 21 | I | Pin for setting the maximum constant-current value. Connecting an external resistor between IREF and GND sets the maximum current for each constant-current output channel. When this pin is connected directly to GND, all outputs are forced off. The external resistor should be placed close to the device. |
LAT | 4 | 1 | I | Data latch pin. The falling edge of LAT latches the data from the common shift register into the GS data memory or the function control register. |
OUT0 | 5 | 2 | O | Constant-current output. Each output can be tied together with others to increase the constant current. A different voltage can be applied to each output. |
OUT1 | 6 | 3 | O | |
OUT2 | 7 | 4 | O | |
OUT3 | 8 | 5 | O | |
OUT4 | 9 | 6 | O | |
OUT5 | 10 | 7 | O | |
OUT6 | 11 | 8 | O | |
OUT7 | 12 | 9 | O | |
OUT8 | 13 | 11 | O | |
OUT9 | 14 | 12 | O | |
OUT10 | 15 | 13 | O | |
OUT11 | 16 | 14 | O | |
OUT12 | 17 | 15 | O | |
OUT13 | 18 | 16 | O | |
OUT14 | 19 | 17 | O | |
OUT15 | 20 | 18 | O | |
SCLK | 3 | 24 | I | Clock-signal input pin. Serial data present on SIN are shifted to the LSB of the internal 16-bit common shift register on the SCLK rising edge. All data in the shift register are shifted toward the MSB of the internal 16-bit common shift register on each SCLK rising edge. |
SIN | 2 | 23 | I | Serial-data input pin of the internal 16-bit common shift register. When SIN is high, the LSB of the internal 16-bit common shift register is set to 1 on the SCLK input rising edge. When SIN is low, the LSB of the internal 16-bit common shift register is set to 0 on the SCLK input rising edge. |
SOUT | 22 | 19 | O | Serial data output pin of the internal 16-bit common shift register. The MSB of the internal 16-bit common shift register appears on SOUT. |
VCC | 24 | 22 | I | Power supply pin |
Thermal pad | — | — | — | Internally connected to GND in the RGE package only. The thermal pad and the GND pin must be connected together on the board. |