SLLSFE4A
May 2022 – December 2022
TLIN1431-Q1
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
ESD Ratings, IEC Specification
6.4
Recommended Operating Conditions
6.5
Thermal Information
6.6
Power Supply Characteristics
6.7
Electrical Characteristics
6.8
AC Switching Characteristics
6.9
Typical Characteristics
7
Parameter Measurement Information
7.1
Test Circuit: Diagrams and Waveforms
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
LIN (Local Interconnect Network) Bus
8.3.1.1
LIN Transmitter Characteristics
8.3.1.2
LIN Receiver Characteristics
8.3.1.2.1
Termination
8.3.2
TXD (Transmit Input and Output)
8.3.3
RXD (Receive Output)
8.3.4
WAKE (High Voltage Local Wake Up Input)
8.3.5
WDT or CLK (Pin Programmable Watchdog Delay Input or SPI Clock)
8.3.6
WDI or SDI (Watchdog Timer Input or SPI Serial Data In)
8.3.7
PIN or nCS (Pin Watchdog Select or SPI Chip Select)
8.3.8
LIMP (Limp Home Output – High Voltage Open Drain Output)
8.3.8.1
LIMP in Pin Control Mode
8.3.8.2
LIMP in SPI Control Mode
8.3.9
nWDR/SDO (Watchdog Timeout Reset Output/SPI Serial Data Out)
8.3.10
HSS (High-side Switch)
8.3.11
HSSC or FSO (High-side Switch Control or Function Output)
8.3.12
WKRQ or INH (Wake Request or Inhibit)
8.3.13
PV
8.3.14
DIV_ON
8.3.15
VBAT (Battery Voltage)
8.3.16
VSUP (Supply Voltage)
8.3.17
GND (Ground)
8.3.18
EN or nINT (Enable Input or Interrupt Output)
8.3.19
nRST (Reset Input and Reset Output)
8.3.20
VCC (Supply Output)
8.3.21
VBAT Voltage Divider
8.3.22
Protection Features
8.3.22.1
Sleep Wake Error (SWE) Timer
8.3.22.2
Device Reset
8.3.22.3
TXD Dominant Time Out (DTO)
8.3.22.4
Bus Stuck Dominant System Fault: False Wake Up Lockout
8.3.22.5
Thermal Shutdown
8.3.22.6
Under-voltage on VSUP
8.3.22.7
Unpowered Device and LIN Bus
8.3.22.8
Floating Pins
8.3.22.9
VCC Voltage Regulator
8.3.22.9.1
Under or Over Voltage and Short Circuit
8.3.22.9.2
Output Capacitance Selection
8.3.22.9.3
Low-Voltage Tracking
8.3.22.9.4
Power Supply Recommendation
8.3.22.10
Watchdog
8.3.22.10.1
Watchdog in Pin Control Mode
8.3.22.10.2
Watchdog in SPI Control Mode
8.3.22.10.3
Watchdog Error Counter
8.3.22.10.4
Pin Control Mode
8.3.22.10.5
SPI Control Programming
8.3.22.10.6
Watchdog Register Relationship
8.3.22.10.7
Watchdog Timing
8.3.23
Channel Expansion
8.3.23.1
Channel Expansion for LIN
8.3.23.2
Channel Expansion for CAN Transceiver
8.4
Device Functional Modes
8.4.1
Init Mode
8.4.2
Normal Mode
8.4.3
Fast Mode
8.4.4
Sleep Mode
8.4.5
Standby Mode
8.4.6
Restart Mode
8.4.6.1
Restart Counter
8.4.6.2
nRST Behavior in Restart Mode
8.4.7
Fail-safe Mode
8.4.8
Wake Up Events
8.4.8.1
Wake Up Request (RXD)
8.4.8.2
Local Wake Up (LWU) via WAKE Terminal
8.4.8.2.1
Static WAKE
8.4.8.2.2
Cyclic Sense Wake
8.4.9
Mode Transitions
8.5
Programming
8.5.1
SPI Communication
8.5.1.1
Cyclic Redundancy Check
8.5.1.2
Chip Select Not (nCS)
8.5.1.3
Serial Clock Input (CLK)
8.5.1.4
Serial Data Input (SDI)
8.5.1.5
Serial Data Output (SDO)
8.6
Registers
8.6.1
DEVICE_ID_y Register (Address = 0h + formula) [reset = 0h]
8.6.2
REV_ID_MAJOR Register (Address = 8h) [reset = 01h]
8.6.3
REV_ID_MINOR Register (Address = 9h) [reset = 0h]
8.6.4
CRC_CNTL Register (Address = Ah) [reset = 0h]
8.6.5
CRC_POLY_SET (Address = Bh) [reset = 00h]
8.6.6
Scratch_Pad_SPI Register (Address = Fh) [reset = 0h]
8.6.7
WAKE_PIN_CONFIG1 Register (Address = 11h) [reset = 04h]
8.6.8
WAKE_PIN_CONFIG2 Register (Address = 12h) [reset = 2h]
8.6.9
WD_CONFIG_1 Register (Address = 13h) [reset = 90h]
8.6.10
WD_CONFIG_2 Register (Address = 14h) [reset = 02h]
8.6.11
WD_INPUT_TRIG Register (Address = 15h) [reset = 0h]
8.6.12
WD_RST_PULSE Register (Address = 16h) [reset = 40h]
8.6.13
FSM_CONFIG Register (Address = 17h) [reset = 0h]
8.6.14
FSM_CNTR Register (Address = 18h) [reset = 0h]
8.6.15
DEVICE_RST Register (Address = 19h) [reset = 0h]
8.6.16
DEVICE_CONFIG (Address = 1Ah) [reset = 80h]
8.6.17
DEVICE_CONFIG2 (Address = 1Bh) [reset = 0h]
8.6.18
SWE_TIMER (Address = 1Ch) [reset = 30h]
8.6.19
LIN_CNTL (Address = 1Dh) [reset = 00h]
8.6.20
HSS_CNTL (Address = 1Eh) [reset = 0h]
8.6.21
PWM1_CNTL1 (Address = 1Fh) [reset = 0h]
8.6.22
PWM1_CNTL2 (Address = 20h) [reset = 0h]
8.6.23
PWM1_CNTL3 (Address = 21h) [reset = 00h]
8.6.24
PWM2_CNTL1 (Address = 22h) [reset = 0h]
8.6.25
PWM2_CNTL2 (Address = 23h) [reset = 0h]
8.6.26
PWM2_CNTL3 (Address = 24h) [reset = 0h]
8.6.27
TIMER1_CONFIG (Address = 25h) [reset = 00h]
8.6.28
TIMER2_CONFIG (Address = 26h) [reset = 00h]
8.6.29
RSRT_CNTR (Address = 28h) [reset = 40h]
8.6.30
nRST_CNTL (Address = 29h) [reset = 00h]
8.6.31
INT_GLOBAL Register (Address = 50h) [reset = A0h]
8.6.32
INT_1 Register (Address = 51h) [reset = 0h]
8.6.33
INT_2 Register (Address = 52h) [reset = 40h]
8.6.34
INT_3 Register (Address 53h) [reset = 0h]
8.6.35
INT_EN_1 Register (Address = 56h) [reset = B0h]
8.6.36
INT_EN_2 Register (Address = 57h) [reset = 37h]
8.6.37
INT_EN_3 Register (Address =58h) [reset = BCh]
8.6.38
INT_4 Register (Address = 5Ah) [reset = 0h]
8.6.39
INT_EN_4 Register (Address = 5Eh) [reset = CCh]
8.6.40
Reserved Registers
9
Application and Implementation
9.1
Application Information
9.1.1
Device Brownout Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.1.1
Normal Mode Application Note
9.2.1.2
Standby Mode Application Note
9.2.1.3
TXD Dominant State Timeout Application Note
9.2.2
Detailed Design Procedures
9.2.3
Application Curves
9.3
Power Supply Recommendations
9.4
Layout
9.4.1
Layout Guidelines
9.4.2
Layout Example
10
Device and Documentation Support
10.1
Documentation Support
10.1.1
Related Documentation
10.2
Receiving Notification of Documentation Updates
10.3
Support Resources
10.4
Trademarks
10.5
Electrostatic Discharge Caution
10.6
Glossary
11
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RGY|20
MPQF116H
Thermal pad, mechanical data (Package|Pins)
RGY|20
QFND761
Orderable Information
sllsfe4a_oa
sllsfe4a_pm
1
Features
AEC-Q100 (Grade 1): Qualified for automotive applications
Functional safety-capable
Documentation available to aid functional safety system design
Local interconnect network (LIN) physical layer specification LIN 2.2A, ISO 17987–4:2016 and SAE J2602:2021 compliant
Integrated watchdog supervisor configurable by pin or serial peripheral interface, SPI
Enhanced features supporting 12-V applications
±58 V LIN bus fault protection
3.3 V (
TLIN14313-Q1
) or 5 V (
TLIN14315-Q1
) LDO output supporting 125 mA from 12 V supply
High-side switch with open load and short circuit detection controlled by 10-bit PWM or timer
LIMP pin configurable as a high-side switch
Configurable WAKE pin supporting different input thresholds or methods
Sleep mode: ultra-low current consumption allows wake up event from:
LIN bus
Local wake up through WAKE
Cyclic and static sensing
Protection Features:
ESD protection
Under voltage protection on V
SUP
and V
CC
TXD dominant time out (DTO) protection
Thermal shutdown protection
Integrated battery voltage monitor
Available in leadless QFN (20) package with improved automated optical inspection (AOI) capability