SLLSFE4A May 2022 – December 2022 TLIN1431-Q1
PRODUCTION DATA
FSM_CONFIG is shown in Figure 8-67 and described in Table 8-23.
Return to Summary Table.
Configures the fail-safe mode
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
FS_CNTR_ACT | FS_STAT | FSM_DIS | |||||
R/W-0000b | RH-000b | R/W-0b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7-4 | FSM_CNTR_ACT | R/W | 0000b | Action if fail safe counter exceeds programmed value 000b = Disabled 0001b = Pull WKRQ/INH low for 1 s 0010b = Perform soft reset 0011b = Perform hard reset - POR 0100b = Stop responding to wake events and go to sleep until power cycle reset 0101b = Reserved 0110b = Reserved 0111b = Reserved 1001b = Turn off VCC for 300 ms and set interrupt Note:
|
3-1 | FSM_STAT | RH | 000b | Reason for entering failsafe mode 000b = Not in FS mode 001b = Thermal shut down event 010b = Reserved 011b = UVCC 100b = OVCC 101b = VCCSC 110b = Watchdog failure 111b = Restart counter exceeded These values are held until cleared by writing 0h to FSM_CNTR_STAT |
0 | FSM_DIS | R/W | 0b | Fail safe mode disable: Excludes power up fail safe 0b = Enabled 1b = Disabled |