SLLSFE4A May 2022 – December 2022 TLIN1431-Q1
PRODUCTION DATA
The voltage divider is a reverse polarity protected resistor divider connected to VBAT with fast response times. The divider is based upon the LDO value. For 5 V VCC, the ratio is 1:7. For 3.3 V VCC, the ratio is 1:9. The voltage divider is activated by a high on the DIV_ON pin. The divided output voltage is available on the PV pin for the microcontroller to read. See Table 8-1 for the modes that the DIV_ON functionality is enabled and disabled. When VBAT exceeds 28 V for the 5 V LDO and 20 V for the 3.3 V LDO the voltage is clamped to prevent damage to microcontroller. See Figure 8-9 and Figure 8-10 for the relationship between VBAT and PV output voltage.
Mode of Operation | DIV_ON | PV Output State |
---|---|---|
Normal/Fail-Safe/Fast/ Standby | Low | Off |
High | On | |
Sleep/Pin Init/SPI Init/Restart | Low | Off |
High | Off |