SLLSFE4A May 2022 – December 2022 TLIN1431-Q1
PRODUCTION DATA
DEVICE_CONFIG is shown in Figure 8-70 and described in Table 8-26
Return to Summary Table.
Enables SPI to work in sleep mode if VIO is available.
WKRQ/INH and LIMP pin configuration.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WKRQ_POL_SEL | WKRQ_INH_DIS | INH_LIMP_SEL | LIMP_DIS | LIMP_SEL_RESET | LIMP_RESET | RSVD | |
R/W-1b | R/W-0b | R/W - 0b | R/W - 0b | R/W - 00b | R/W1C - 0b | R - 0b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | WKRQ_POL_SEL | R/W | 1b | Selects the polarity for the WKRQ pin 0b = Low 1b = High |
6 | WKRQ_INH_DIS | R/W | 0b | WKRQ/INH pin disable 0b = Enabled 1b = Disabled |
5 | INH_LIMP_SEL | R/W | 0b | Pin function select function of INH pin 0b = INH 1b = LIMP Note: This only works if WKRQ/INH pin is configured for INH at power-up. If pin is WKRQ writing to this bit will be ignored. |
4 | LIMP_DIS | R/W | 0b | LIMP pin disable 0b = Enabled 1b = Disabled |
3-2 | LIMP_SEL_RESET | R/W | 0b | Selects the method to reset/turnoff the LIMP pin 00b = On third successful input trigger the error counter receives 01b = First correct input trigger 10b = SPI write to 8'h1A[1] = 1 11b = Reserved |
1 | LIMP_RESET | R/W1C | 0b | LIMP reset Writing a one to this location resets the LIMP pin to off state and bit automatically clears |
0 | RSVD | R | 0b | Reserved |