SLLSF27D November 2018 – June 2022 TLIN1441-Q1
PRODUCTION DATA
This pin is high impedance until the SPI output is enabled via nCS. Once the SPI is enabled by a low on nCS, the SDO is immediately driven high or low showing the Global Fault Flag status which is also the first bit (bit 7) to be shifted out if the SPI is clocked. On the first falling edge of CLK, the shifting out of the data continues with each falling edge on CLK until all 8 bits have been shifted out the shift register.
See Figure 9-11 and Figure 9-12 for read and write method.