SGLS307Q July 2006 – August 2024 TLK2711-SP
PRODUCTION DATA
The transmit data bus interface accepts 16-bit single-ended TTL parallel data at the TXD0–TXD15 pins. Data and K-code control is valid on the rising edge of the TXCLK. The TXCLK is used as the word clock. The data, K-code, and clock signals must be properly aligned as shown in Figure 6-1. Detailed timing information can be found in the Transmitter/Receiver Electrical Characteristics.