SLOS602E
September 2008 – September 2019
TLV320AIC3204
PRODUCTION DATA.
1
Features
2
Applications
3
Description
Device Images
Simplified Block Diagram
4
Revision History
5
Device Comparison Table
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics, ADC
7.6
Electrical Characteristics, Bypass Outputs
7.7
Electrical Characteristics, Microphone Interface
7.8
Electrical Characteristics, Audio DAC Outputs
7.9
Electrical Characteristics, LDO
7.10
Electrical Characteristics, Misc.
7.11
Electrical Characteristics, Logic Levels
7.12
I2S LJF and RJF Timing in Master Mode (see )
7.13
I2S LJF and RJF Timing in Slave Mode (see )
7.14
DSP Timing in Master Mode (see )
7.15
DSP Timing in Slave Mode (see )
7.16
Digital Microphone PDM Timing (see )
7.17
I2C Interface Timing
7.18
SPI Interface Timing (See )
7.19
Typical Characteristics
7.20
Typical Characteristics, FFT
8
Parameter Measurement Information
9
Detailed Description
9.1
Overview
9.2
Functional Block Diagram
9.3
Feature Description
9.3.1
Device Connections
9.3.1.1
Digital Pins
9.3.1.1.1
Multifunction Pins
9.3.1.2
Analog Pins
9.3.2
Analog Audio IO
9.3.2.1
Analog Low Power Bypass
9.3.2.2
ADC Bypass Using Mixer Amplifiers
9.3.2.3
Headphone Outputs
9.3.2.4
Line Outputs
9.3.3
ADC
9.3.3.1
ADC Processing
9.3.3.1.1
ADC Processing Blocks
9.3.4
DAC
9.3.4.1
DAC Processing Blocks
9.3.5
PowerTune
9.3.6
Digital Audio IO Interface
9.3.7
Clock Generation and PLL
9.3.8
Control Interfaces
9.3.8.1
I2C Control
9.3.8.2
SPI Control
9.4
Device Functional Modes
9.5
Register Map
10
Application and Implementation
10.1
Application Information
10.2
Typical Application
10.2.1
Design Requirements
10.2.1.1
Reference Filtering Capacitor
10.2.1.2
MICBIAS
10.2.2
Detailed Design Procedures
10.2.2.1
Analog Input Connection
10.2.2.2
Analog Output Connection
10.2.3
Application Curves
11
Power Supply Recommendations
12
Layout
12.1
Layout Guidelines
12.2
Layout Example
13
Device and Documentation Support
13.1
Documentation Support
13.1.1
Related Documentation
13.2
Receiving Notification of Documentation Updates
13.3
Community Resources
13.4
Trademarks
13.5
Electrostatic Discharge Caution
13.6
Glossary
14
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RHB|32
MPQF130D
Thermal pad, mechanical data (Package|Pins)
RHB|32
QFND029X
Orderable Information
slos602e_oa
slos602e_pm
7.16
Digital Microphone PDM Timing (see
Figure 5
)
Based on design simulation. Not tested in actual silicon.
IOVDD = 1.8V
IOVDD = 3.3V
UNIT
MIN
MAX
MIN
MAX
t
s
DIN setup
20
20
ns
t
h
DIN hold
5
5
ns
t
r
CLK rise time
4
4
ns
t
f
CLK fall time
4
4
ns
Figure 5.
PDM Input Timing