SNVSCI2B February 2023 – February 2024 TLVM23615 , TLVM23625
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
SUPPLY VOLTAGE | ||||||
VIN | Input voltage rising threshold | Before Start-up | 3.2 | 3.35 | 3.5 | V |
Once Operating | 2.45 | 2.7 | 3 | V | ||
IQ_VIN | Input operating quiescent current (non-switching) | TA = 25°C, VEN = 3.3 V, VFB = 1.5 V | 1.2 | µA | ||
ISDN_VIN | VIN shutdown quiescent current | VEN = 0 V, TA = 25°C | 0.3 | µA | ||
ENABLE | ||||||
VEN_RISE | EN voltage rising threshold | 1.16 | 1.23 | 1.3 | V | |
VEN_HYS | EN voltage hysteresis | 0.275 | 0.353 | 0.404 | V | |
VEN_WAKE | EN wake-up threshold | 0.5 | 0.7 | 1 | V | |
ILKG-EN | Enable pin input leakage current | VEN = VIN = 24 V | 10 | nA | ||
INTERNAL LDO VCC | ||||||
VCC | Internal LDO VCC output voltage | VFB = 0 V, IVCC = 1 mA | 3.1 | 3.3 | 3.5 | V |
FEEDBACK | ||||||
VFB | Feedback voltage | TA = 25°C, IOUT = 0 A | 1.0 | V | ||
VFB_ACC | Feedback voltage accuracy | Over the VIN range, VOUT = 1 V, IOUT = 0 A, FSW = 200 kHz | –1 | +1 | % | |
IFB | Input current into FB pin | Adjustable configuration, VFB = 1.0 V | 10 | nA | ||
CURRENT | ||||||
IL_HS | High-side switch current limit (TLVM23625) | Duty cycle approaches 0% | 4.2 | 4.9 | 5.5 | A |
IL_LS | Low-side switch current limit (TLVM23625) | 2.38 | 2.9 | 3.42 | A | |
IL_NEG | Negative current limit (TLVM23625) | –2 | A | |||
IPEAKMIN | Minimum peak current limit (TLVM23625) | Auto mode | 0.6 | A | ||
IL_HS | High-side switch current limit (TLVM23615) | Duty cycle approaches 0% | 2.58 | 3 | 3.42 | A |
IL_LS | Low-side switch current limit (TLVM23615) | 1.44 | 1.75 | 2.06 | A | |
IL_NEG | Negative current limit (TLVM23615) | –2 | A | |||
IPEAKMIN | Minimum peak current limit (TLVM23615) | Auto mode | 0.4 | A | ||
IZC | Zero-cross current limit | Auto mode | 80 | mA | ||
VHICCUP | Ratio of FB voltage to in-regulation FB voltage to enter hiccup | Not during soft start | 40 | % | ||
tW | Short circuit wait time ("hiccup" time before soft start)(1) | 30 | 50 | 75 | ms | |
SOFT-START | ||||||
tSS | Time from first SW pulse to VREF at 90% | VIN ≥ 4.2 V | 2 | 3.5 | 4.6 | ms |
POWER GOOD | ||||||
PGOV | PG upper threshold - rising | % of VOUT setting (adjustable output) | 104 | 108 | 111 | % |
PGUV | PG lower threshold - falling | % of VOUT setting (adjustable output) |
89 | 91 | 94.2 | % |
PGHYS | PG upper threshold hysteresis for OV | % of VOUT setting |
2 | 2.4 | 2.8 | % |
PG upper threshold hysteresis for UV | % of VOUT setting |
2 | 3.3 | 4.6 | % | |
VIN_PG_VALID | Input voltage for valid PG output | RPGD_PU = 10 kΩ, VEN = 0 V | 1.5 | V | ||
VPG_LOW | Low level PG function output voltage | 2 mA pullup to PG pin, VEN = 3.3 V | 0.4 | V | ||
VPG_LOW | Low level PG function output voltage | 2 mA pullup to PG pin, VEN = 3.3 V | 0.4 | V | ||
tPG_FLT_RISE | Delay time to PG high signal | 1.35 | 2.5 | 4 | ms | |
tRESET_FILTER | PGOOD deglitch delay at falling edge | 25 | 40 | 75 | µs | |
RPGD | PGOOD ON resistance | VEN = 3.3 V, 200 uA pullup current | 100 | Ω | ||
RPGD | PGOOD ON resistance | VEN = 0 V, 200 uA pullup current | 100 | Ω | ||
SWITCHING FREQUENCY | ||||||
fSYNC_RANGE | Switching frequency range by SYNC(Mode/Sync variant) | 200 | 2500 | kHz | ||
fADJ_RANGE | Switching frequency range by RT (RT variant) | 200 | 2200 | kHz | ||
fSW_RT1 | 2.2 MHZ switching frequency programmed by RT | RRT = 0 kΩ (RT pin tied to GND) | 2000 | 2200 | 2300 | kHz |
SYNCHRONIZATION | ||||||
tB | Blanking of EN after rising or falling edges(1) | 4 | 28 | µs | ||
POWER STAGE | ||||||
VBOOT_UVLO | Voltage on CBOOT pin compared to SW which will turn off high-side switch | 2.1 | V | |||
tON_MIN | Minimum ON pulse width(1) | FPWM mode, VOUT = 1 V, IOUT = 1 A | 65 | 75 | ns | |
tON_MAX | Maximum ON pulse width(1) | HS timeout in dropout | 6 | 9 | 13 | µs |
tOFF_MIN | Minimum OFF pulse width | VIN = 4 V, IOUT = 1 A | 60 | 85 | ns |