SNIS209C July 2021 – June 2022 TMP126
PRODUCTION DATA
SPI BUS | UNIT | ||||
---|---|---|---|---|---|
MIN | MAX | ||||
fCLK | SCLK frequency | 10 | MHz | ||
tCLK | SCLK Period | 100 | ns | ||
tLEAD | Falling edge of CS to rising edge of SCLK setup time | 100 | ns | ||
tLAG | Rising edge of SCLK to rising edge of CS setup time | 20 | ns | ||
tSU | SIO to SCLK rising edge setup time | 10 | ns | ||
tHOLD | SIO hold time after rising edge of SCLK | 20 | ns | ||
tVALID | Time from falling edge of SLCK to valid SIO data | 35 | ns | ||
tSIO(DIS) | Time from rising edge of CS to SIO high-impedance | 200 | ns | ||
tRISE | SIO, SCLK, CS rise time | 100 | ns | ||
tFALL | SIO, SCLK, CS fall time | 100 | ns | ||
tINTERFRAME | Delay between two SPI communication sequences (CS high) | 100 | ns | ||
tINITIATION | Delay between valid VDD voltage and initial SPI communication | 0.5 | ms |