SPRS841E March 2012 – October 2019 TMS320C6652 , TMS320C6654
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
Table 9-1 and Table 9-2 list the master and slave end point connections.
Intersecting cells may contain one of the following:
MASTERS | SLAVES | |||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
CorePac0_SDMA | PCIe0_Slave | Boot_ROM | SPI | EMIF16 | Mcbsp0_FIFO_Data | Mcbsp1_FIFO_Data | QM_Slave | MSMC_SES | STM | TETB_D | TETB0 | EDMA3CC | EDMA3TC(0-3) | Semaphore | QM__CFG | Tracer | Timer | |
EDMA3CC_TC0_RD | Y | Y | Y | Y | Y | - | - | - | Y | - | 1 | - | 1 | 1 | 1 | 1 | 1 | 1, 4 |
EDMA3CC_TC0_WR | Y | Y | - | Y | Y | - | - | - | Y | 1 | - | - | 1 | 1 | 1 | 1 | 1 | 1, 4 |
EDMA3CC_TC1_RD | Y | Y | Y | Y | Y | 2, 4 | 2, 4 | - | Y | - | - | 2 | 2 | 2 | - | - | - | - |
EDMA3CC_TC1_WR | Y | Y | - | Y | Y | 2, 4 | 2, 4 | - | Y | - | - | - | 2 | 2 | - | - | - | - |
EDMA3CC_TC2_RD | Y | Y | Y | Y | Y | 1, 4 | 1, 4 | - | Y | - | 1 | - | 1 | 1 | 1 | 1 | 1 | 1, 4 |
EDMA3CC_TC2_WR | Y | Y | - | Y | Y | 1, 4 | 1, 4 | - | Y | - | - | - | 1 | 1 | 1 | 1 | 1 | 1, 4 |
EDMA3CC_TC3_RD | Y | Y | Y | Y | Y | - | - | 2 | Y | - | - | - | 2 | 2 | - | - | - | - |
EDMA3CC_TC3_WR | Y | Y | - | Y | Y | - | - | 2 | Y | 2 | - | - | 2 | 2 | - | - | - | - |
PCIe_Master(1) | Y | - | - | Y | Y | 1, 4 | 1, 4 | 1 | Y | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1, 4 |
EMAC(1) | 3 | - | - | - | - | - | - | - | 3 | - | - | - | - | - | - | - | - | - |
MSMC_Data_Master | Y | Y | Y | Y | Y | 1, 4 | 1, 4 | 1 | - | 1 | - | - | - | - | - | - | - | - |
QM Packet DMA | Y | - | - | - | - | - | - | 1 | Y | - | - | - | - | - | - | - | - | - |
QM Second | Y | - | Y | Y | Y | - | - | 1 | Y | - | - | - | - | - | - | - | - | - |
DAP_Master | Y | Y | Y | Y | Y | 1, 4 | 1, 4 | 1 | Y | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1, 4 |
CorePac0_CFG | - | - | - | - | - | - | - | - | - | - | - | - | - | Y | - | - | - | - |
Tracer_Master | - | - | - | - | - | - | - | - | - | 1 | Y | Y | Y | Y | Y | Y | Y | 4 |
uPP | 3 | - | - | - | - | - | - | - | 3 | - | - | - | - | - | - | - |
MASTERS | SLAVES | |||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
GPIO | I2C | SEC_CTL | SEC_KEY_MGR | Efuse | Boot_CFG | PSC | PLL | CIC | MPU0-3 | MPU4 | Debug_SS_CFG | SmartReflex | UART_CFG (0-1) | McBSP_CFG(0-1) | McBSP_FIFO_CFG(0-1) | EMAC_CFG | UPP_CFG | |
EDMA3CC_TC0_RD | 1, 4 | 1, 4 | 1, 4 | 1, 4 | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | - | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EDMA3CC_TC0_WR | 1, 4 | 1, 4 | 1, 4 | 1, 4 | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | - | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EDMA3CC_TC1_RD | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
EDMA3CC_TC1_WR | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
EDMA3CC_TC2_RD | 1, 4 | 1, 4 | 1, 4 | 1, 4 | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | - | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EDMA3CC_TC2_WR | 1, 4 | 1, 4 | 1, 4 | 1, 4 | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | - | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EDMA3CC_TC3_RD | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
EDMA3CC_TC3_WR | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
PCIe_Master(1) | 1, 4 | 1, 4 | 1, 4 | 1, 4 | - | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EMAC(1) | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
MSMC_Data_Master | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | |
QM Packet DMA | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
QM Second | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
DAP_Master | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1, 4 | 1 |
EDMA3CC | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
CorePac0_CFG | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | Y | 4 | 4 | 4 | 4 | 4 | 4 | 4 | Y |
Tracer_Master | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |
uPP | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - | - |